You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

669 lines
24KB

  1. ;******************************************************************************
  2. ;* x86-optimized input routines; does shuffling of packed
  3. ;* YUV formats into individual planes, and converts RGB
  4. ;* into YUV planes also.
  5. ;* Copyright (c) 2012 Ronald S. Bultje <rsbultje@gmail.com>
  6. ;*
  7. ;* This file is part of Libav.
  8. ;*
  9. ;* Libav is free software; you can redistribute it and/or
  10. ;* modify it under the terms of the GNU Lesser General Public
  11. ;* License as published by the Free Software Foundation; either
  12. ;* version 2.1 of the License, or (at your option) any later version.
  13. ;*
  14. ;* Libav is distributed in the hope that it will be useful,
  15. ;* but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. ;* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. ;* Lesser General Public License for more details.
  18. ;*
  19. ;* You should have received a copy of the GNU Lesser General Public
  20. ;* License along with Libav; if not, write to the Free Software
  21. ;* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  22. ;******************************************************************************
  23. %include "libavutil/x86/x86util.asm"
  24. SECTION_RODATA
  25. %define RY 0x20DE
  26. %define GY 0x4087
  27. %define BY 0x0C88
  28. %define RU 0xECFF
  29. %define GU 0xDAC8
  30. %define BU 0x3838
  31. %define RV 0x3838
  32. %define GV 0xD0E3
  33. %define BV 0xF6E4
  34. rgb_Yrnd: times 4 dd 0x84000 ; 16.5 << 15
  35. rgb_UVrnd: times 4 dd 0x404000 ; 128.5 << 15
  36. bgr_Ycoeff_12x4: times 2 dw BY, GY, 0, BY
  37. bgr_Ycoeff_3x56: times 2 dw RY, 0, GY, RY
  38. rgb_Ycoeff_12x4: times 2 dw RY, GY, 0, RY
  39. rgb_Ycoeff_3x56: times 2 dw BY, 0, GY, BY
  40. bgr_Ucoeff_12x4: times 2 dw BU, GU, 0, BU
  41. bgr_Ucoeff_3x56: times 2 dw RU, 0, GU, RU
  42. rgb_Ucoeff_12x4: times 2 dw RU, GU, 0, RU
  43. rgb_Ucoeff_3x56: times 2 dw BU, 0, GU, BU
  44. bgr_Vcoeff_12x4: times 2 dw BV, GV, 0, BV
  45. bgr_Vcoeff_3x56: times 2 dw RV, 0, GV, RV
  46. rgb_Vcoeff_12x4: times 2 dw RV, GV, 0, RV
  47. rgb_Vcoeff_3x56: times 2 dw BV, 0, GV, BV
  48. rgba_Ycoeff_rb: times 4 dw RY, BY
  49. rgba_Ycoeff_br: times 4 dw BY, RY
  50. rgba_Ycoeff_ga: times 4 dw GY, 0
  51. rgba_Ycoeff_ag: times 4 dw 0, GY
  52. rgba_Ucoeff_rb: times 4 dw RU, BU
  53. rgba_Ucoeff_br: times 4 dw BU, RU
  54. rgba_Ucoeff_ga: times 4 dw GU, 0
  55. rgba_Ucoeff_ag: times 4 dw 0, GU
  56. rgba_Vcoeff_rb: times 4 dw RV, BV
  57. rgba_Vcoeff_br: times 4 dw BV, RV
  58. rgba_Vcoeff_ga: times 4 dw GV, 0
  59. rgba_Vcoeff_ag: times 4 dw 0, GV
  60. shuf_rgb_12x4: db 0, 0x80, 1, 0x80, 2, 0x80, 3, 0x80, \
  61. 6, 0x80, 7, 0x80, 8, 0x80, 9, 0x80
  62. shuf_rgb_3x56: db 2, 0x80, 3, 0x80, 4, 0x80, 5, 0x80, \
  63. 8, 0x80, 9, 0x80, 10, 0x80, 11, 0x80
  64. SECTION .text
  65. ;-----------------------------------------------------------------------------
  66. ; RGB to Y/UV.
  67. ;
  68. ; void <fmt>ToY_<opt>(uint8_t *dst, const uint8_t *src, int w);
  69. ; and
  70. ; void <fmt>toUV_<opt>(uint8_t *dstU, uint8_t *dstV, const uint8_t *src,
  71. ; const uint8_t *unused, int w);
  72. ;-----------------------------------------------------------------------------
  73. ; %1 = nr. of XMM registers
  74. ; %2 = rgb or bgr
  75. %macro RGB24_TO_Y_FN 2-3
  76. cglobal %2 %+ 24ToY, 3, 3, %1, dst, src, w
  77. %if mmsize == 8
  78. mova m5, [%2_Ycoeff_12x4]
  79. mova m6, [%2_Ycoeff_3x56]
  80. %define coeff1 m5
  81. %define coeff2 m6
  82. %elif ARCH_X86_64
  83. mova m8, [%2_Ycoeff_12x4]
  84. mova m9, [%2_Ycoeff_3x56]
  85. %define coeff1 m8
  86. %define coeff2 m9
  87. %else ; x86-32 && mmsize == 16
  88. %define coeff1 [%2_Ycoeff_12x4]
  89. %define coeff2 [%2_Ycoeff_3x56]
  90. %endif ; x86-32/64 && mmsize == 8/16
  91. %if (ARCH_X86_64 || mmsize == 8) && %0 == 3
  92. jmp mangle(private_prefix %+ _ %+ %3 %+ 24ToY %+ SUFFIX).body
  93. %else ; (ARCH_X86_64 && %0 == 3) || mmsize == 8
  94. .body:
  95. %if cpuflag(ssse3)
  96. mova m7, [shuf_rgb_12x4]
  97. %define shuf_rgb1 m7
  98. %if ARCH_X86_64
  99. mova m10, [shuf_rgb_3x56]
  100. %define shuf_rgb2 m10
  101. %else ; x86-32
  102. %define shuf_rgb2 [shuf_rgb_3x56]
  103. %endif ; x86-32/64
  104. %endif ; cpuflag(ssse3)
  105. %if ARCH_X86_64
  106. movsxd wq, wd
  107. %endif
  108. add dstq, wq
  109. neg wq
  110. %if notcpuflag(ssse3)
  111. pxor m7, m7
  112. %endif ; !cpuflag(ssse3)
  113. mova m4, [rgb_Yrnd]
  114. .loop:
  115. %if cpuflag(ssse3)
  116. movu m0, [srcq+0] ; (byte) { Bx, Gx, Rx }[0-3]
  117. movu m2, [srcq+12] ; (byte) { Bx, Gx, Rx }[4-7]
  118. pshufb m1, m0, shuf_rgb2 ; (word) { R0, B1, G1, R1, R2, B3, G3, R3 }
  119. pshufb m0, shuf_rgb1 ; (word) { B0, G0, R0, B1, B2, G2, R2, B3 }
  120. pshufb m3, m2, shuf_rgb2 ; (word) { R4, B5, G5, R5, R6, B7, G7, R7 }
  121. pshufb m2, shuf_rgb1 ; (word) { B4, G4, R4, B5, B6, G6, R6, B7 }
  122. %else ; !cpuflag(ssse3)
  123. movd m0, [srcq+0] ; (byte) { B0, G0, R0, B1 }
  124. movd m1, [srcq+2] ; (byte) { R0, B1, G1, R1 }
  125. movd m2, [srcq+6] ; (byte) { B2, G2, R2, B3 }
  126. movd m3, [srcq+8] ; (byte) { R2, B3, G3, R3 }
  127. %if mmsize == 16 ; i.e. sse2
  128. punpckldq m0, m2 ; (byte) { B0, G0, R0, B1, B2, G2, R2, B3 }
  129. punpckldq m1, m3 ; (byte) { R0, B1, G1, R1, R2, B3, G3, R3 }
  130. movd m2, [srcq+12] ; (byte) { B4, G4, R4, B5 }
  131. movd m3, [srcq+14] ; (byte) { R4, B5, G5, R5 }
  132. movd m5, [srcq+18] ; (byte) { B6, G6, R6, B7 }
  133. movd m6, [srcq+20] ; (byte) { R6, B7, G7, R7 }
  134. punpckldq m2, m5 ; (byte) { B4, G4, R4, B5, B6, G6, R6, B7 }
  135. punpckldq m3, m6 ; (byte) { R4, B5, G5, R5, R6, B7, G7, R7 }
  136. %endif ; mmsize == 16
  137. punpcklbw m0, m7 ; (word) { B0, G0, R0, B1, B2, G2, R2, B3 }
  138. punpcklbw m1, m7 ; (word) { R0, B1, G1, R1, R2, B3, G3, R3 }
  139. punpcklbw m2, m7 ; (word) { B4, G4, R4, B5, B6, G6, R6, B7 }
  140. punpcklbw m3, m7 ; (word) { R4, B5, G5, R5, R6, B7, G7, R7 }
  141. %endif ; cpuflag(ssse3)
  142. add srcq, 3 * mmsize / 2
  143. pmaddwd m0, coeff1 ; (dword) { B0*BY + G0*GY, B1*BY, B2*BY + G2*GY, B3*BY }
  144. pmaddwd m1, coeff2 ; (dword) { R0*RY, G1+GY + R1*RY, R2*RY, G3+GY + R3*RY }
  145. pmaddwd m2, coeff1 ; (dword) { B4*BY + G4*GY, B5*BY, B6*BY + G6*GY, B7*BY }
  146. pmaddwd m3, coeff2 ; (dword) { R4*RY, G5+GY + R5*RY, R6*RY, G7+GY + R7*RY }
  147. paddd m0, m1 ; (dword) { Bx*BY + Gx*GY + Rx*RY }[0-3]
  148. paddd m2, m3 ; (dword) { Bx*BY + Gx*GY + Rx*RY }[4-7]
  149. paddd m0, m4 ; += rgb_Yrnd, i.e. (dword) { Y[0-3] }
  150. paddd m2, m4 ; += rgb_Yrnd, i.e. (dword) { Y[4-7] }
  151. psrad m0, 15
  152. psrad m2, 15
  153. packssdw m0, m2 ; (word) { Y[0-7] }
  154. packuswb m0, m0 ; (byte) { Y[0-7] }
  155. movh [dstq+wq], m0
  156. add wq, mmsize / 2
  157. jl .loop
  158. REP_RET
  159. %endif ; (ARCH_X86_64 && %0 == 3) || mmsize == 8
  160. %endmacro
  161. ; %1 = nr. of XMM registers
  162. ; %2 = rgb or bgr
  163. %macro RGB24_TO_UV_FN 2-3
  164. cglobal %2 %+ 24ToUV, 3, 4, %1, dstU, dstV, src, w
  165. %if ARCH_X86_64
  166. mova m8, [%2_Ucoeff_12x4]
  167. mova m9, [%2_Ucoeff_3x56]
  168. mova m10, [%2_Vcoeff_12x4]
  169. mova m11, [%2_Vcoeff_3x56]
  170. %define coeffU1 m8
  171. %define coeffU2 m9
  172. %define coeffV1 m10
  173. %define coeffV2 m11
  174. %else ; x86-32
  175. %define coeffU1 [%2_Ucoeff_12x4]
  176. %define coeffU2 [%2_Ucoeff_3x56]
  177. %define coeffV1 [%2_Vcoeff_12x4]
  178. %define coeffV2 [%2_Vcoeff_3x56]
  179. %endif ; x86-32/64
  180. %if ARCH_X86_64 && %0 == 3
  181. jmp mangle(private_prefix %+ _ %+ %3 %+ 24ToUV %+ SUFFIX).body
  182. %else ; ARCH_X86_64 && %0 == 3
  183. .body:
  184. %if cpuflag(ssse3)
  185. mova m7, [shuf_rgb_12x4]
  186. %define shuf_rgb1 m7
  187. %if ARCH_X86_64
  188. mova m12, [shuf_rgb_3x56]
  189. %define shuf_rgb2 m12
  190. %else ; x86-32
  191. %define shuf_rgb2 [shuf_rgb_3x56]
  192. %endif ; x86-32/64
  193. %endif ; cpuflag(ssse3)
  194. %if ARCH_X86_64
  195. movsxd wq, dword r4m
  196. %else ; x86-32
  197. mov wq, r4m
  198. %endif
  199. add dstUq, wq
  200. add dstVq, wq
  201. neg wq
  202. mova m6, [rgb_UVrnd]
  203. %if notcpuflag(ssse3)
  204. pxor m7, m7
  205. %endif
  206. .loop:
  207. %if cpuflag(ssse3)
  208. movu m0, [srcq+0] ; (byte) { Bx, Gx, Rx }[0-3]
  209. movu m4, [srcq+12] ; (byte) { Bx, Gx, Rx }[4-7]
  210. pshufb m1, m0, shuf_rgb2 ; (word) { R0, B1, G1, R1, R2, B3, G3, R3 }
  211. pshufb m0, shuf_rgb1 ; (word) { B0, G0, R0, B1, B2, G2, R2, B3 }
  212. %else ; !cpuflag(ssse3)
  213. movd m0, [srcq+0] ; (byte) { B0, G0, R0, B1 }
  214. movd m1, [srcq+2] ; (byte) { R0, B1, G1, R1 }
  215. movd m4, [srcq+6] ; (byte) { B2, G2, R2, B3 }
  216. movd m5, [srcq+8] ; (byte) { R2, B3, G3, R3 }
  217. %if mmsize == 16
  218. punpckldq m0, m4 ; (byte) { B0, G0, R0, B1, B2, G2, R2, B3 }
  219. punpckldq m1, m5 ; (byte) { R0, B1, G1, R1, R2, B3, G3, R3 }
  220. movd m4, [srcq+12] ; (byte) { B4, G4, R4, B5 }
  221. movd m5, [srcq+14] ; (byte) { R4, B5, G5, R5 }
  222. %endif ; mmsize == 16
  223. punpcklbw m0, m7 ; (word) { B0, G0, R0, B1, B2, G2, R2, B3 }
  224. punpcklbw m1, m7 ; (word) { R0, B1, G1, R1, R2, B3, G3, R3 }
  225. %endif ; cpuflag(ssse3)
  226. pmaddwd m2, m0, coeffV1 ; (dword) { B0*BV + G0*GV, B1*BV, B2*BV + G2*GV, B3*BV }
  227. pmaddwd m3, m1, coeffV2 ; (dword) { R0*BV, G1*GV + R1*BV, R2*BV, G3*GV + R3*BV }
  228. pmaddwd m0, coeffU1 ; (dword) { B0*BU + G0*GU, B1*BU, B2*BU + G2*GU, B3*BU }
  229. pmaddwd m1, coeffU2 ; (dword) { R0*BU, G1*GU + R1*BU, R2*BU, G3*GU + R3*BU }
  230. paddd m0, m1 ; (dword) { Bx*BU + Gx*GU + Rx*RU }[0-3]
  231. paddd m2, m3 ; (dword) { Bx*BV + Gx*GV + Rx*RV }[0-3]
  232. %if cpuflag(ssse3)
  233. pshufb m5, m4, shuf_rgb2 ; (word) { R4, B5, G5, R5, R6, B7, G7, R7 }
  234. pshufb m4, shuf_rgb1 ; (word) { B4, G4, R4, B5, B6, G6, R6, B7 }
  235. %else ; !cpuflag(ssse3)
  236. %if mmsize == 16
  237. movd m1, [srcq+18] ; (byte) { B6, G6, R6, B7 }
  238. movd m3, [srcq+20] ; (byte) { R6, B7, G7, R7 }
  239. punpckldq m4, m1 ; (byte) { B4, G4, R4, B5, B6, G6, R6, B7 }
  240. punpckldq m5, m3 ; (byte) { R4, B5, G5, R5, R6, B7, G7, R7 }
  241. %endif ; mmsize == 16 && !cpuflag(ssse3)
  242. punpcklbw m4, m7 ; (word) { B4, G4, R4, B5, B6, G6, R6, B7 }
  243. punpcklbw m5, m7 ; (word) { R4, B5, G5, R5, R6, B7, G7, R7 }
  244. %endif ; cpuflag(ssse3)
  245. add srcq, 3 * mmsize / 2
  246. pmaddwd m1, m4, coeffU1 ; (dword) { B4*BU + G4*GU, B5*BU, B6*BU + G6*GU, B7*BU }
  247. pmaddwd m3, m5, coeffU2 ; (dword) { R4*BU, G5*GU + R5*BU, R6*BU, G7*GU + R7*BU }
  248. pmaddwd m4, coeffV1 ; (dword) { B4*BV + G4*GV, B5*BV, B6*BV + G6*GV, B7*BV }
  249. pmaddwd m5, coeffV2 ; (dword) { R4*BV, G5*GV + R5*BV, R6*BV, G7*GV + R7*BV }
  250. paddd m1, m3 ; (dword) { Bx*BU + Gx*GU + Rx*RU }[4-7]
  251. paddd m4, m5 ; (dword) { Bx*BV + Gx*GV + Rx*RV }[4-7]
  252. paddd m0, m6 ; += rgb_UVrnd, i.e. (dword) { U[0-3] }
  253. paddd m2, m6 ; += rgb_UVrnd, i.e. (dword) { V[0-3] }
  254. paddd m1, m6 ; += rgb_UVrnd, i.e. (dword) { U[4-7] }
  255. paddd m4, m6 ; += rgb_UVrnd, i.e. (dword) { V[4-7] }
  256. psrad m0, 15
  257. psrad m2, 15
  258. psrad m1, 15
  259. psrad m4, 15
  260. packssdw m0, m1 ; (word) { U[0-7] }
  261. packssdw m2, m4 ; (word) { V[0-7] }
  262. %if mmsize == 8
  263. packuswb m0, m0 ; (byte) { U[0-3] }
  264. packuswb m2, m2 ; (byte) { V[0-3] }
  265. movh [dstUq+wq], m0
  266. movh [dstVq+wq], m2
  267. %else ; mmsize == 16
  268. packuswb m0, m2 ; (byte) { U[0-7], V[0-7] }
  269. movh [dstUq+wq], m0
  270. movhps [dstVq+wq], m0
  271. %endif ; mmsize == 8/16
  272. add wq, mmsize / 2
  273. jl .loop
  274. REP_RET
  275. %endif ; ARCH_X86_64 && %0 == 3
  276. %endmacro
  277. ; %1 = nr. of XMM registers for rgb-to-Y func
  278. ; %2 = nr. of XMM registers for rgb-to-UV func
  279. %macro RGB24_FUNCS 2
  280. RGB24_TO_Y_FN %1, rgb
  281. RGB24_TO_Y_FN %1, bgr, rgb
  282. RGB24_TO_UV_FN %2, rgb
  283. RGB24_TO_UV_FN %2, bgr, rgb
  284. %endmacro
  285. %if ARCH_X86_32
  286. INIT_MMX mmx
  287. RGB24_FUNCS 0, 0
  288. %endif
  289. INIT_XMM sse2
  290. RGB24_FUNCS 10, 12
  291. INIT_XMM ssse3
  292. RGB24_FUNCS 11, 13
  293. INIT_XMM avx
  294. RGB24_FUNCS 11, 13
  295. ; %1 = nr. of XMM registers
  296. ; %2-5 = rgba, bgra, argb or abgr (in individual characters)
  297. %macro RGB32_TO_Y_FN 5-6
  298. cglobal %2%3%4%5 %+ ToY, 3, 3, %1, dst, src, w
  299. mova m5, [rgba_Ycoeff_%2%4]
  300. mova m6, [rgba_Ycoeff_%3%5]
  301. %if %0 == 6
  302. jmp mangle(private_prefix %+ _ %+ %6 %+ ToY %+ SUFFIX).body
  303. %else ; %0 == 6
  304. .body:
  305. %if ARCH_X86_64
  306. movsxd wq, wd
  307. %endif
  308. lea srcq, [srcq+wq*4]
  309. add dstq, wq
  310. neg wq
  311. mova m4, [rgb_Yrnd]
  312. pcmpeqb m7, m7
  313. psrlw m7, 8 ; (word) { 0x00ff } x4
  314. .loop:
  315. ; FIXME check alignment and use mova
  316. movu m0, [srcq+wq*4+0] ; (byte) { Bx, Gx, Rx, xx }[0-3]
  317. movu m2, [srcq+wq*4+mmsize] ; (byte) { Bx, Gx, Rx, xx }[4-7]
  318. DEINTB 1, 0, 3, 2, 7 ; (word) { Gx, xx (m0/m2) or Bx, Rx (m1/m3) }[0-3]/[4-7]
  319. pmaddwd m1, m5 ; (dword) { Bx*BY + Rx*RY }[0-3]
  320. pmaddwd m0, m6 ; (dword) { Gx*GY }[0-3]
  321. pmaddwd m3, m5 ; (dword) { Bx*BY + Rx*RY }[4-7]
  322. pmaddwd m2, m6 ; (dword) { Gx*GY }[4-7]
  323. paddd m0, m4 ; += rgb_Yrnd
  324. paddd m2, m4 ; += rgb_Yrnd
  325. paddd m0, m1 ; (dword) { Y[0-3] }
  326. paddd m2, m3 ; (dword) { Y[4-7] }
  327. psrad m0, 15
  328. psrad m2, 15
  329. packssdw m0, m2 ; (word) { Y[0-7] }
  330. packuswb m0, m0 ; (byte) { Y[0-7] }
  331. movh [dstq+wq], m0
  332. add wq, mmsize / 2
  333. jl .loop
  334. REP_RET
  335. %endif ; %0 == 3
  336. %endmacro
  337. ; %1 = nr. of XMM registers
  338. ; %2-5 = rgba, bgra, argb or abgr (in individual characters)
  339. %macro RGB32_TO_UV_FN 5-6
  340. cglobal %2%3%4%5 %+ ToUV, 3, 4, %1, dstU, dstV, src, w
  341. %if ARCH_X86_64
  342. mova m8, [rgba_Ucoeff_%2%4]
  343. mova m9, [rgba_Ucoeff_%3%5]
  344. mova m10, [rgba_Vcoeff_%2%4]
  345. mova m11, [rgba_Vcoeff_%3%5]
  346. %define coeffU1 m8
  347. %define coeffU2 m9
  348. %define coeffV1 m10
  349. %define coeffV2 m11
  350. %else ; x86-32
  351. %define coeffU1 [rgba_Ucoeff_%2%4]
  352. %define coeffU2 [rgba_Ucoeff_%3%5]
  353. %define coeffV1 [rgba_Vcoeff_%2%4]
  354. %define coeffV2 [rgba_Vcoeff_%3%5]
  355. %endif ; x86-64/32
  356. %if ARCH_X86_64 && %0 == 6
  357. jmp mangle(private_prefix %+ _ %+ %6 %+ ToUV %+ SUFFIX).body
  358. %else ; ARCH_X86_64 && %0 == 6
  359. .body:
  360. %if ARCH_X86_64
  361. movsxd wq, dword r4m
  362. %else ; x86-32
  363. mov wq, r4m
  364. %endif
  365. add dstUq, wq
  366. add dstVq, wq
  367. lea srcq, [srcq+wq*4]
  368. neg wq
  369. pcmpeqb m7, m7
  370. psrlw m7, 8 ; (word) { 0x00ff } x4
  371. mova m6, [rgb_UVrnd]
  372. .loop:
  373. ; FIXME check alignment and use mova
  374. movu m0, [srcq+wq*4+0] ; (byte) { Bx, Gx, Rx, xx }[0-3]
  375. movu m4, [srcq+wq*4+mmsize] ; (byte) { Bx, Gx, Rx, xx }[4-7]
  376. DEINTB 1, 0, 5, 4, 7 ; (word) { Gx, xx (m0/m4) or Bx, Rx (m1/m5) }[0-3]/[4-7]
  377. pmaddwd m3, m1, coeffV1 ; (dword) { Bx*BV + Rx*RV }[0-3]
  378. pmaddwd m2, m0, coeffV2 ; (dword) { Gx*GV }[0-3]
  379. pmaddwd m1, coeffU1 ; (dword) { Bx*BU + Rx*RU }[0-3]
  380. pmaddwd m0, coeffU2 ; (dword) { Gx*GU }[0-3]
  381. paddd m3, m6 ; += rgb_UVrnd
  382. paddd m1, m6 ; += rgb_UVrnd
  383. paddd m2, m3 ; (dword) { V[0-3] }
  384. paddd m0, m1 ; (dword) { U[0-3] }
  385. pmaddwd m3, m5, coeffV1 ; (dword) { Bx*BV + Rx*RV }[4-7]
  386. pmaddwd m1, m4, coeffV2 ; (dword) { Gx*GV }[4-7]
  387. pmaddwd m5, coeffU1 ; (dword) { Bx*BU + Rx*RU }[4-7]
  388. pmaddwd m4, coeffU2 ; (dword) { Gx*GU }[4-7]
  389. paddd m3, m6 ; += rgb_UVrnd
  390. paddd m5, m6 ; += rgb_UVrnd
  391. psrad m0, 15
  392. paddd m1, m3 ; (dword) { V[4-7] }
  393. paddd m4, m5 ; (dword) { U[4-7] }
  394. psrad m2, 15
  395. psrad m4, 15
  396. psrad m1, 15
  397. packssdw m0, m4 ; (word) { U[0-7] }
  398. packssdw m2, m1 ; (word) { V[0-7] }
  399. %if mmsize == 8
  400. packuswb m0, m0 ; (byte) { U[0-7] }
  401. packuswb m2, m2 ; (byte) { V[0-7] }
  402. movh [dstUq+wq], m0
  403. movh [dstVq+wq], m2
  404. %else ; mmsize == 16
  405. packuswb m0, m2 ; (byte) { U[0-7], V[0-7] }
  406. movh [dstUq+wq], m0
  407. movhps [dstVq+wq], m0
  408. %endif ; mmsize == 8/16
  409. add wq, mmsize / 2
  410. jl .loop
  411. REP_RET
  412. %endif ; ARCH_X86_64 && %0 == 3
  413. %endmacro
  414. ; %1 = nr. of XMM registers for rgb-to-Y func
  415. ; %2 = nr. of XMM registers for rgb-to-UV func
  416. %macro RGB32_FUNCS 2
  417. RGB32_TO_Y_FN %1, r, g, b, a
  418. RGB32_TO_Y_FN %1, b, g, r, a, rgba
  419. RGB32_TO_Y_FN %1, a, r, g, b, rgba
  420. RGB32_TO_Y_FN %1, a, b, g, r, rgba
  421. RGB32_TO_UV_FN %2, r, g, b, a
  422. RGB32_TO_UV_FN %2, b, g, r, a, rgba
  423. RGB32_TO_UV_FN %2, a, r, g, b, rgba
  424. RGB32_TO_UV_FN %2, a, b, g, r, rgba
  425. %endmacro
  426. %if ARCH_X86_32
  427. INIT_MMX mmx
  428. RGB32_FUNCS 0, 0
  429. %endif
  430. INIT_XMM sse2
  431. RGB32_FUNCS 8, 12
  432. INIT_XMM avx
  433. RGB32_FUNCS 8, 12
  434. ;-----------------------------------------------------------------------------
  435. ; YUYV/UYVY/NV12/NV21 packed pixel shuffling.
  436. ;
  437. ; void <fmt>ToY_<opt>(uint8_t *dst, const uint8_t *src, int w);
  438. ; and
  439. ; void <fmt>toUV_<opt>(uint8_t *dstU, uint8_t *dstV, const uint8_t *src,
  440. ; const uint8_t *unused, int w);
  441. ;-----------------------------------------------------------------------------
  442. ; %1 = a (aligned) or u (unaligned)
  443. ; %2 = yuyv or uyvy
  444. %macro LOOP_YUYV_TO_Y 2
  445. .loop_%1:
  446. mov%1 m0, [srcq+wq*2] ; (byte) { Y0, U0, Y1, V0, ... }
  447. mov%1 m1, [srcq+wq*2+mmsize] ; (byte) { Y8, U4, Y9, V4, ... }
  448. %ifidn %2, yuyv
  449. pand m0, m2 ; (word) { Y0, Y1, ..., Y7 }
  450. pand m1, m2 ; (word) { Y8, Y9, ..., Y15 }
  451. %else ; uyvy
  452. psrlw m0, 8 ; (word) { Y0, Y1, ..., Y7 }
  453. psrlw m1, 8 ; (word) { Y8, Y9, ..., Y15 }
  454. %endif ; yuyv/uyvy
  455. packuswb m0, m1 ; (byte) { Y0, ..., Y15 }
  456. mova [dstq+wq], m0
  457. add wq, mmsize
  458. jl .loop_%1
  459. REP_RET
  460. %endmacro
  461. ; %1 = nr. of XMM registers
  462. ; %2 = yuyv or uyvy
  463. ; %3 = if specified, it means that unaligned and aligned code in loop
  464. ; will be the same (i.e. YUYV+AVX), and thus we don't need to
  465. ; split the loop in an aligned and unaligned case
  466. %macro YUYV_TO_Y_FN 2-3
  467. cglobal %2ToY, 3, 3, %1, dst, src, w
  468. %if ARCH_X86_64
  469. movsxd wq, wd
  470. %endif
  471. add dstq, wq
  472. %if mmsize == 16
  473. test srcq, 15
  474. %endif
  475. lea srcq, [srcq+wq*2]
  476. %ifidn %2, yuyv
  477. pcmpeqb m2, m2 ; (byte) { 0xff } x 16
  478. psrlw m2, 8 ; (word) { 0x00ff } x 8
  479. %endif ; yuyv
  480. %if mmsize == 16
  481. jnz .loop_u_start
  482. neg wq
  483. LOOP_YUYV_TO_Y a, %2
  484. .loop_u_start:
  485. neg wq
  486. LOOP_YUYV_TO_Y u, %2
  487. %else ; mmsize == 8
  488. neg wq
  489. LOOP_YUYV_TO_Y a, %2
  490. %endif ; mmsize == 8/16
  491. %endmacro
  492. ; %1 = a (aligned) or u (unaligned)
  493. ; %2 = yuyv or uyvy
  494. %macro LOOP_YUYV_TO_UV 2
  495. .loop_%1:
  496. %ifidn %2, yuyv
  497. mov%1 m0, [srcq+wq*4] ; (byte) { Y0, U0, Y1, V0, ... }
  498. mov%1 m1, [srcq+wq*4+mmsize] ; (byte) { Y8, U4, Y9, V4, ... }
  499. psrlw m0, 8 ; (word) { U0, V0, ..., U3, V3 }
  500. psrlw m1, 8 ; (word) { U4, V4, ..., U7, V7 }
  501. %else ; uyvy
  502. %if cpuflag(avx)
  503. vpand m0, m2, [srcq+wq*4] ; (word) { U0, V0, ..., U3, V3 }
  504. vpand m1, m2, [srcq+wq*4+mmsize] ; (word) { U4, V4, ..., U7, V7 }
  505. %else
  506. mov%1 m0, [srcq+wq*4] ; (byte) { Y0, U0, Y1, V0, ... }
  507. mov%1 m1, [srcq+wq*4+mmsize] ; (byte) { Y8, U4, Y9, V4, ... }
  508. pand m0, m2 ; (word) { U0, V0, ..., U3, V3 }
  509. pand m1, m2 ; (word) { U4, V4, ..., U7, V7 }
  510. %endif
  511. %endif ; yuyv/uyvy
  512. packuswb m0, m1 ; (byte) { U0, V0, ..., U7, V7 }
  513. pand m1, m0, m2 ; (word) { U0, U1, ..., U7 }
  514. psrlw m0, 8 ; (word) { V0, V1, ..., V7 }
  515. %if mmsize == 16
  516. packuswb m1, m0 ; (byte) { U0, ... U7, V1, ... V7 }
  517. movh [dstUq+wq], m1
  518. movhps [dstVq+wq], m1
  519. %else ; mmsize == 8
  520. packuswb m1, m1 ; (byte) { U0, ... U3 }
  521. packuswb m0, m0 ; (byte) { V0, ... V3 }
  522. movh [dstUq+wq], m1
  523. movh [dstVq+wq], m0
  524. %endif ; mmsize == 8/16
  525. add wq, mmsize / 2
  526. jl .loop_%1
  527. REP_RET
  528. %endmacro
  529. ; %1 = nr. of XMM registers
  530. ; %2 = yuyv or uyvy
  531. ; %3 = if specified, it means that unaligned and aligned code in loop
  532. ; will be the same (i.e. UYVY+AVX), and thus we don't need to
  533. ; split the loop in an aligned and unaligned case
  534. %macro YUYV_TO_UV_FN 2-3
  535. cglobal %2ToUV, 3, 4, %1, dstU, dstV, src, w
  536. %if ARCH_X86_64
  537. movsxd wq, dword r4m
  538. %else ; x86-32
  539. mov wq, r4m
  540. %endif
  541. add dstUq, wq
  542. add dstVq, wq
  543. %if mmsize == 16 && %0 == 2
  544. test srcq, 15
  545. %endif
  546. lea srcq, [srcq+wq*4]
  547. pcmpeqb m2, m2 ; (byte) { 0xff } x 16
  548. psrlw m2, 8 ; (word) { 0x00ff } x 8
  549. ; NOTE: if uyvy+avx, u/a are identical
  550. %if mmsize == 16 && %0 == 2
  551. jnz .loop_u_start
  552. neg wq
  553. LOOP_YUYV_TO_UV a, %2
  554. .loop_u_start:
  555. neg wq
  556. LOOP_YUYV_TO_UV u, %2
  557. %else ; mmsize == 8
  558. neg wq
  559. LOOP_YUYV_TO_UV a, %2
  560. %endif ; mmsize == 8/16
  561. %endmacro
  562. ; %1 = a (aligned) or u (unaligned)
  563. ; %2 = nv12 or nv21
  564. %macro LOOP_NVXX_TO_UV 2
  565. .loop_%1:
  566. mov%1 m0, [srcq+wq*2] ; (byte) { U0, V0, U1, V1, ... }
  567. mov%1 m1, [srcq+wq*2+mmsize] ; (byte) { U8, V8, U9, V9, ... }
  568. pand m2, m0, m4 ; (word) { U0, U1, ..., U7 }
  569. pand m3, m1, m4 ; (word) { U8, U9, ..., U15 }
  570. psrlw m0, 8 ; (word) { V0, V1, ..., V7 }
  571. psrlw m1, 8 ; (word) { V8, V9, ..., V15 }
  572. packuswb m2, m3 ; (byte) { U0, ..., U15 }
  573. packuswb m0, m1 ; (byte) { V0, ..., V15 }
  574. %ifidn %2, nv12
  575. mova [dstUq+wq], m2
  576. mova [dstVq+wq], m0
  577. %else ; nv21
  578. mova [dstVq+wq], m2
  579. mova [dstUq+wq], m0
  580. %endif ; nv12/21
  581. add wq, mmsize
  582. jl .loop_%1
  583. REP_RET
  584. %endmacro
  585. ; %1 = nr. of XMM registers
  586. ; %2 = nv12 or nv21
  587. %macro NVXX_TO_UV_FN 2
  588. cglobal %2ToUV, 3, 4, %1, dstU, dstV, src, w
  589. %if ARCH_X86_64
  590. movsxd wq, dword r4m
  591. %else ; x86-32
  592. mov wq, r4m
  593. %endif
  594. add dstUq, wq
  595. add dstVq, wq
  596. %if mmsize == 16
  597. test srcq, 15
  598. %endif
  599. lea srcq, [srcq+wq*2]
  600. pcmpeqb m4, m4 ; (byte) { 0xff } x 16
  601. psrlw m4, 8 ; (word) { 0x00ff } x 8
  602. %if mmsize == 16
  603. jnz .loop_u_start
  604. neg wq
  605. LOOP_NVXX_TO_UV a, %2
  606. .loop_u_start:
  607. neg wq
  608. LOOP_NVXX_TO_UV u, %2
  609. %else ; mmsize == 8
  610. neg wq
  611. LOOP_NVXX_TO_UV a, %2
  612. %endif ; mmsize == 8/16
  613. %endmacro
  614. %if ARCH_X86_32
  615. INIT_MMX mmx
  616. YUYV_TO_Y_FN 0, yuyv
  617. YUYV_TO_Y_FN 0, uyvy
  618. YUYV_TO_UV_FN 0, yuyv
  619. YUYV_TO_UV_FN 0, uyvy
  620. NVXX_TO_UV_FN 0, nv12
  621. NVXX_TO_UV_FN 0, nv21
  622. %endif
  623. INIT_XMM sse2
  624. YUYV_TO_Y_FN 3, yuyv
  625. YUYV_TO_Y_FN 2, uyvy
  626. YUYV_TO_UV_FN 3, yuyv
  627. YUYV_TO_UV_FN 3, uyvy
  628. NVXX_TO_UV_FN 5, nv12
  629. NVXX_TO_UV_FN 5, nv21
  630. INIT_XMM avx
  631. ; in theory, we could write a yuy2-to-y using vpand (i.e. AVX), but
  632. ; that's not faster in practice
  633. YUYV_TO_UV_FN 3, yuyv
  634. YUYV_TO_UV_FN 3, uyvy, 1
  635. NVXX_TO_UV_FN 5, nv12
  636. NVXX_TO_UV_FN 5, nv21