You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

590 lines
14KB

  1. ;*****************************************************************************
  2. ;* MMX/SSE2/AVX-optimized 10-bit H.264 iDCT code
  3. ;*****************************************************************************
  4. ;* Copyright (C) 2005-2011 x264 project
  5. ;*
  6. ;* Authors: Daniel Kang <daniel.d.kang@gmail.com>
  7. ;*
  8. ;* This file is part of Libav.
  9. ;*
  10. ;* Libav is free software; you can redistribute it and/or
  11. ;* modify it under the terms of the GNU Lesser General Public
  12. ;* License as published by the Free Software Foundation; either
  13. ;* version 2.1 of the License, or (at your option) any later version.
  14. ;*
  15. ;* Libav is distributed in the hope that it will be useful,
  16. ;* but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. ;* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. ;* Lesser General Public License for more details.
  19. ;*
  20. ;* You should have received a copy of the GNU Lesser General Public
  21. ;* License along with Libav; if not, write to the Free Software
  22. ;* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  23. ;******************************************************************************
  24. %include "libavutil/x86/x86util.asm"
  25. SECTION_RODATA
  26. pw_pixel_max: times 8 dw ((1 << 10)-1)
  27. pd_32: times 4 dd 32
  28. SECTION .text
  29. ;-----------------------------------------------------------------------------
  30. ; void ff_h264_idct_add_10(pixel *dst, int16_t *block, int stride)
  31. ;-----------------------------------------------------------------------------
  32. %macro STORE_DIFFx2 6
  33. psrad %1, 6
  34. psrad %2, 6
  35. packssdw %1, %2
  36. movq %3, [%5]
  37. movhps %3, [%5+%6]
  38. paddsw %1, %3
  39. CLIPW %1, %4, [pw_pixel_max]
  40. movq [%5], %1
  41. movhps [%5+%6], %1
  42. %endmacro
  43. %macro STORE_DIFF16 5
  44. psrad %1, 6
  45. psrad %2, 6
  46. packssdw %1, %2
  47. paddsw %1, [%5]
  48. CLIPW %1, %3, %4
  49. mova [%5], %1
  50. %endmacro
  51. ;dst, in, stride
  52. %macro IDCT4_ADD_10 3
  53. mova m0, [%2+ 0]
  54. mova m1, [%2+16]
  55. mova m2, [%2+32]
  56. mova m3, [%2+48]
  57. IDCT4_1D d,0,1,2,3,4,5
  58. TRANSPOSE4x4D 0,1,2,3,4
  59. paddd m0, [pd_32]
  60. IDCT4_1D d,0,1,2,3,4,5
  61. pxor m5, m5
  62. mova [%2+ 0], m5
  63. mova [%2+16], m5
  64. mova [%2+32], m5
  65. mova [%2+48], m5
  66. STORE_DIFFx2 m0, m1, m4, m5, %1, %3
  67. lea %1, [%1+%3*2]
  68. STORE_DIFFx2 m2, m3, m4, m5, %1, %3
  69. %endmacro
  70. %macro IDCT_ADD_10 0
  71. cglobal h264_idct_add_10, 3,3
  72. movsxdifnidn r2, r2d
  73. IDCT4_ADD_10 r0, r1, r2
  74. RET
  75. %endmacro
  76. INIT_XMM sse2
  77. IDCT_ADD_10
  78. INIT_XMM avx
  79. IDCT_ADD_10
  80. ;-----------------------------------------------------------------------------
  81. ; void ff_h264_idct_add16_10(pixel *dst, const int *block_offset,
  82. ; int16_t *block, int stride,
  83. ; const uint8_t nnzc[6*8])
  84. ;-----------------------------------------------------------------------------
  85. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  86. %macro ADD4x4IDCT 0
  87. add4x4_idct %+ SUFFIX:
  88. add r5, r0
  89. mova m0, [r2+ 0]
  90. mova m1, [r2+16]
  91. mova m2, [r2+32]
  92. mova m3, [r2+48]
  93. IDCT4_1D d,0,1,2,3,4,5
  94. TRANSPOSE4x4D 0,1,2,3,4
  95. paddd m0, [pd_32]
  96. IDCT4_1D d,0,1,2,3,4,5
  97. pxor m5, m5
  98. mova [r2+ 0], m5
  99. mova [r2+16], m5
  100. mova [r2+32], m5
  101. mova [r2+48], m5
  102. STORE_DIFFx2 m0, m1, m4, m5, r5, r3
  103. lea r5, [r5+r3*2]
  104. STORE_DIFFx2 m2, m3, m4, m5, r5, r3
  105. ret
  106. %endmacro
  107. INIT_XMM sse2
  108. ALIGN 16
  109. ADD4x4IDCT
  110. INIT_XMM avx
  111. ALIGN 16
  112. ADD4x4IDCT
  113. %macro ADD16_OP 2
  114. cmp byte [r4+%2], 0
  115. jz .skipblock%1
  116. mov r5d, [r1+%1*4]
  117. call add4x4_idct %+ SUFFIX
  118. .skipblock%1:
  119. %if %1<15
  120. add r2, 64
  121. %endif
  122. %endmacro
  123. %macro IDCT_ADD16_10 0
  124. cglobal h264_idct_add16_10, 5,6
  125. movsxdifnidn r3, r3d
  126. ADD16_OP 0, 4+1*8
  127. ADD16_OP 1, 5+1*8
  128. ADD16_OP 2, 4+2*8
  129. ADD16_OP 3, 5+2*8
  130. ADD16_OP 4, 6+1*8
  131. ADD16_OP 5, 7+1*8
  132. ADD16_OP 6, 6+2*8
  133. ADD16_OP 7, 7+2*8
  134. ADD16_OP 8, 4+3*8
  135. ADD16_OP 9, 5+3*8
  136. ADD16_OP 10, 4+4*8
  137. ADD16_OP 11, 5+4*8
  138. ADD16_OP 12, 6+3*8
  139. ADD16_OP 13, 7+3*8
  140. ADD16_OP 14, 6+4*8
  141. ADD16_OP 15, 7+4*8
  142. REP_RET
  143. %endmacro
  144. INIT_XMM sse2
  145. IDCT_ADD16_10
  146. INIT_XMM avx
  147. IDCT_ADD16_10
  148. ;-----------------------------------------------------------------------------
  149. ; void ff_h264_idct_dc_add_10(pixel *dst, int16_t *block, int stride)
  150. ;-----------------------------------------------------------------------------
  151. %macro IDCT_DC_ADD_OP_10 3
  152. pxor m5, m5
  153. %if avx_enabled
  154. paddw m1, m0, [%1+0 ]
  155. paddw m2, m0, [%1+%2 ]
  156. paddw m3, m0, [%1+%2*2]
  157. paddw m4, m0, [%1+%3 ]
  158. %else
  159. mova m1, [%1+0 ]
  160. mova m2, [%1+%2 ]
  161. mova m3, [%1+%2*2]
  162. mova m4, [%1+%3 ]
  163. paddw m1, m0
  164. paddw m2, m0
  165. paddw m3, m0
  166. paddw m4, m0
  167. %endif
  168. CLIPW m1, m5, m6
  169. CLIPW m2, m5, m6
  170. CLIPW m3, m5, m6
  171. CLIPW m4, m5, m6
  172. mova [%1+0 ], m1
  173. mova [%1+%2 ], m2
  174. mova [%1+%2*2], m3
  175. mova [%1+%3 ], m4
  176. %endmacro
  177. INIT_MMX mmxext
  178. cglobal h264_idct_dc_add_10,3,3
  179. movsxdifnidn r2, r2d
  180. movd m0, [r1]
  181. mov dword [r1], 0
  182. paddd m0, [pd_32]
  183. psrad m0, 6
  184. lea r1, [r2*3]
  185. pshufw m0, m0, 0
  186. mova m6, [pw_pixel_max]
  187. IDCT_DC_ADD_OP_10 r0, r2, r1
  188. RET
  189. ;-----------------------------------------------------------------------------
  190. ; void ff_h264_idct8_dc_add_10(pixel *dst, int16_t *block, int stride)
  191. ;-----------------------------------------------------------------------------
  192. %macro IDCT8_DC_ADD 0
  193. cglobal h264_idct8_dc_add_10,3,4,7
  194. movsxdifnidn r2, r2d
  195. movd m0, [r1]
  196. mov dword[r1], 0
  197. paddd m0, [pd_32]
  198. psrad m0, 6
  199. lea r1, [r2*3]
  200. SPLATW m0, m0, 0
  201. mova m6, [pw_pixel_max]
  202. IDCT_DC_ADD_OP_10 r0, r2, r1
  203. lea r0, [r0+r2*4]
  204. IDCT_DC_ADD_OP_10 r0, r2, r1
  205. RET
  206. %endmacro
  207. INIT_XMM sse2
  208. IDCT8_DC_ADD
  209. INIT_XMM avx
  210. IDCT8_DC_ADD
  211. ;-----------------------------------------------------------------------------
  212. ; void ff_h264_idct_add16intra_10(pixel *dst, const int *block_offset,
  213. ; int16_t *block, int stride,
  214. ; const uint8_t nnzc[6*8])
  215. ;-----------------------------------------------------------------------------
  216. %macro AC 1
  217. .ac%1:
  218. mov r5d, [r1+(%1+0)*4]
  219. call add4x4_idct %+ SUFFIX
  220. mov r5d, [r1+(%1+1)*4]
  221. add r2, 64
  222. call add4x4_idct %+ SUFFIX
  223. add r2, 64
  224. jmp .skipadd%1
  225. %endmacro
  226. %assign last_block 16
  227. %macro ADD16_OP_INTRA 2
  228. cmp word [r4+%2], 0
  229. jnz .ac%1
  230. mov r5d, [r2+ 0]
  231. or r5d, [r2+64]
  232. jz .skipblock%1
  233. mov r5d, [r1+(%1+0)*4]
  234. call idct_dc_add %+ SUFFIX
  235. .skipblock%1:
  236. %if %1<last_block-2
  237. add r2, 128
  238. %endif
  239. .skipadd%1:
  240. %endmacro
  241. %macro IDCT_ADD16INTRA_10 0
  242. idct_dc_add %+ SUFFIX:
  243. add r5, r0
  244. movq m0, [r2+ 0]
  245. movhps m0, [r2+64]
  246. mov dword [r2+ 0], 0
  247. mov dword [r2+64], 0
  248. paddd m0, [pd_32]
  249. psrad m0, 6
  250. pshufhw m0, m0, 0
  251. pshuflw m0, m0, 0
  252. lea r6, [r3*3]
  253. mova m6, [pw_pixel_max]
  254. IDCT_DC_ADD_OP_10 r5, r3, r6
  255. ret
  256. cglobal h264_idct_add16intra_10,5,7,8
  257. movsxdifnidn r3, r3d
  258. ADD16_OP_INTRA 0, 4+1*8
  259. ADD16_OP_INTRA 2, 4+2*8
  260. ADD16_OP_INTRA 4, 6+1*8
  261. ADD16_OP_INTRA 6, 6+2*8
  262. ADD16_OP_INTRA 8, 4+3*8
  263. ADD16_OP_INTRA 10, 4+4*8
  264. ADD16_OP_INTRA 12, 6+3*8
  265. ADD16_OP_INTRA 14, 6+4*8
  266. REP_RET
  267. AC 8
  268. AC 10
  269. AC 12
  270. AC 14
  271. AC 0
  272. AC 2
  273. AC 4
  274. AC 6
  275. %endmacro
  276. INIT_XMM sse2
  277. IDCT_ADD16INTRA_10
  278. INIT_XMM avx
  279. IDCT_ADD16INTRA_10
  280. %assign last_block 36
  281. ;-----------------------------------------------------------------------------
  282. ; void ff_h264_idct_add8_10(pixel **dst, const int *block_offset,
  283. ; int16_t *block, int stride,
  284. ; const uint8_t nnzc[6*8])
  285. ;-----------------------------------------------------------------------------
  286. %macro IDCT_ADD8 0
  287. cglobal h264_idct_add8_10,5,8,7
  288. movsxdifnidn r3, r3d
  289. %if ARCH_X86_64
  290. mov r7, r0
  291. %endif
  292. add r2, 1024
  293. mov r0, [r0]
  294. ADD16_OP_INTRA 16, 4+ 6*8
  295. ADD16_OP_INTRA 18, 4+ 7*8
  296. add r2, 1024-128*2
  297. %if ARCH_X86_64
  298. mov r0, [r7+gprsize]
  299. %else
  300. mov r0, r0m
  301. mov r0, [r0+gprsize]
  302. %endif
  303. ADD16_OP_INTRA 32, 4+11*8
  304. ADD16_OP_INTRA 34, 4+12*8
  305. REP_RET
  306. AC 16
  307. AC 18
  308. AC 32
  309. AC 34
  310. %endmacro ; IDCT_ADD8
  311. INIT_XMM sse2
  312. IDCT_ADD8
  313. INIT_XMM avx
  314. IDCT_ADD8
  315. ;-----------------------------------------------------------------------------
  316. ; void ff_h264_idct8_add_10(pixel *dst, int16_t *block, int stride)
  317. ;-----------------------------------------------------------------------------
  318. %macro IDCT8_1D 2
  319. SWAP 0, 1
  320. psrad m4, m5, 1
  321. psrad m1, m0, 1
  322. paddd m4, m5
  323. paddd m1, m0
  324. paddd m4, m7
  325. paddd m1, m5
  326. psubd m4, m0
  327. paddd m1, m3
  328. psubd m0, m3
  329. psubd m5, m3
  330. paddd m0, m7
  331. psubd m5, m7
  332. psrad m3, 1
  333. psrad m7, 1
  334. psubd m0, m3
  335. psubd m5, m7
  336. SWAP 1, 7
  337. psrad m1, m7, 2
  338. psrad m3, m4, 2
  339. paddd m3, m0
  340. psrad m0, 2
  341. paddd m1, m5
  342. psrad m5, 2
  343. psubd m0, m4
  344. psubd m7, m5
  345. SWAP 5, 6
  346. psrad m4, m2, 1
  347. psrad m6, m5, 1
  348. psubd m4, m5
  349. paddd m6, m2
  350. mova m2, %1
  351. mova m5, %2
  352. SUMSUB_BA d, 5, 2
  353. SUMSUB_BA d, 6, 5
  354. SUMSUB_BA d, 4, 2
  355. SUMSUB_BA d, 7, 6
  356. SUMSUB_BA d, 0, 4
  357. SUMSUB_BA d, 3, 2
  358. SUMSUB_BA d, 1, 5
  359. SWAP 7, 6, 4, 5, 2, 3, 1, 0 ; 70315246 -> 01234567
  360. %endmacro
  361. %macro IDCT8_1D_FULL 1
  362. mova m7, [%1+112*2]
  363. mova m6, [%1+ 96*2]
  364. mova m5, [%1+ 80*2]
  365. mova m3, [%1+ 48*2]
  366. mova m2, [%1+ 32*2]
  367. mova m1, [%1+ 16*2]
  368. IDCT8_1D [%1], [%1+ 64*2]
  369. %endmacro
  370. ; %1=int16_t *block, %2=int16_t *dstblock
  371. %macro IDCT8_ADD_SSE_START 2
  372. IDCT8_1D_FULL %1
  373. %if ARCH_X86_64
  374. TRANSPOSE4x4D 0,1,2,3,8
  375. mova [%2 ], m0
  376. TRANSPOSE4x4D 4,5,6,7,8
  377. mova [%2+8*2], m4
  378. %else
  379. mova [%1], m7
  380. TRANSPOSE4x4D 0,1,2,3,7
  381. mova m7, [%1]
  382. mova [%2 ], m0
  383. mova [%2+16*2], m1
  384. mova [%2+32*2], m2
  385. mova [%2+48*2], m3
  386. TRANSPOSE4x4D 4,5,6,7,3
  387. mova [%2+ 8*2], m4
  388. mova [%2+24*2], m5
  389. mova [%2+40*2], m6
  390. mova [%2+56*2], m7
  391. %endif
  392. %endmacro
  393. ; %1=uint8_t *dst, %2=int16_t *block, %3=int stride
  394. %macro IDCT8_ADD_SSE_END 3
  395. IDCT8_1D_FULL %2
  396. mova [%2 ], m6
  397. mova [%2+16*2], m7
  398. pxor m7, m7
  399. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  400. lea %1, [%1+%3*2]
  401. STORE_DIFFx2 m2, m3, m6, m7, %1, %3
  402. mova m0, [%2 ]
  403. mova m1, [%2+16*2]
  404. lea %1, [%1+%3*2]
  405. STORE_DIFFx2 m4, m5, m6, m7, %1, %3
  406. lea %1, [%1+%3*2]
  407. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  408. %endmacro
  409. %macro IDCT8_ADD 0
  410. cglobal h264_idct8_add_10, 3,4,16
  411. movsxdifnidn r2, r2d
  412. %if UNIX64 == 0
  413. %assign pad 16-gprsize-(stack_offset&15)
  414. sub rsp, pad
  415. call h264_idct8_add1_10 %+ SUFFIX
  416. add rsp, pad
  417. RET
  418. %endif
  419. ALIGN 16
  420. ; TODO: does not need to use stack
  421. h264_idct8_add1_10 %+ SUFFIX:
  422. %assign pad 256+16-gprsize
  423. sub rsp, pad
  424. add dword [r1], 32
  425. %if ARCH_X86_64
  426. IDCT8_ADD_SSE_START r1, rsp
  427. SWAP 1, 9
  428. SWAP 2, 10
  429. SWAP 3, 11
  430. SWAP 5, 13
  431. SWAP 6, 14
  432. SWAP 7, 15
  433. IDCT8_ADD_SSE_START r1+16, rsp+128
  434. PERMUTE 1,9, 2,10, 3,11, 5,1, 6,2, 7,3, 9,13, 10,14, 11,15, 13,5, 14,6, 15,7
  435. IDCT8_1D [rsp], [rsp+128]
  436. SWAP 0, 8
  437. SWAP 1, 9
  438. SWAP 2, 10
  439. SWAP 3, 11
  440. SWAP 4, 12
  441. SWAP 5, 13
  442. SWAP 6, 14
  443. SWAP 7, 15
  444. IDCT8_1D [rsp+16], [rsp+144]
  445. psrad m8, 6
  446. psrad m0, 6
  447. packssdw m8, m0
  448. paddsw m8, [r0]
  449. pxor m0, m0
  450. mova [r1+ 0], m0
  451. mova [r1+ 16], m0
  452. mova [r1+ 32], m0
  453. mova [r1+ 48], m0
  454. mova [r1+ 64], m0
  455. mova [r1+ 80], m0
  456. mova [r1+ 96], m0
  457. mova [r1+112], m0
  458. mova [r1+128], m0
  459. mova [r1+144], m0
  460. mova [r1+160], m0
  461. mova [r1+176], m0
  462. mova [r1+192], m0
  463. mova [r1+208], m0
  464. mova [r1+224], m0
  465. mova [r1+240], m0
  466. CLIPW m8, m0, [pw_pixel_max]
  467. mova [r0], m8
  468. mova m8, [pw_pixel_max]
  469. STORE_DIFF16 m9, m1, m0, m8, r0+r2
  470. lea r0, [r0+r2*2]
  471. STORE_DIFF16 m10, m2, m0, m8, r0
  472. STORE_DIFF16 m11, m3, m0, m8, r0+r2
  473. lea r0, [r0+r2*2]
  474. STORE_DIFF16 m12, m4, m0, m8, r0
  475. STORE_DIFF16 m13, m5, m0, m8, r0+r2
  476. lea r0, [r0+r2*2]
  477. STORE_DIFF16 m14, m6, m0, m8, r0
  478. STORE_DIFF16 m15, m7, m0, m8, r0+r2
  479. %else
  480. IDCT8_ADD_SSE_START r1, rsp
  481. IDCT8_ADD_SSE_START r1+16, rsp+128
  482. lea r3, [r0+8]
  483. IDCT8_ADD_SSE_END r0, rsp, r2
  484. IDCT8_ADD_SSE_END r3, rsp+16, r2
  485. mova [r1+ 0], m7
  486. mova [r1+ 16], m7
  487. mova [r1+ 32], m7
  488. mova [r1+ 48], m7
  489. mova [r1+ 64], m7
  490. mova [r1+ 80], m7
  491. mova [r1+ 96], m7
  492. mova [r1+112], m7
  493. mova [r1+128], m7
  494. mova [r1+144], m7
  495. mova [r1+160], m7
  496. mova [r1+176], m7
  497. mova [r1+192], m7
  498. mova [r1+208], m7
  499. mova [r1+224], m7
  500. mova [r1+240], m7
  501. %endif ; ARCH_X86_64
  502. add rsp, pad
  503. ret
  504. %endmacro
  505. INIT_XMM sse2
  506. IDCT8_ADD
  507. INIT_XMM avx
  508. IDCT8_ADD
  509. ;-----------------------------------------------------------------------------
  510. ; void ff_h264_idct8_add4_10(pixel **dst, const int *block_offset,
  511. ; int16_t *block, int stride,
  512. ; const uint8_t nnzc[6*8])
  513. ;-----------------------------------------------------------------------------
  514. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  515. %macro IDCT8_ADD4_OP 2
  516. cmp byte [r4+%2], 0
  517. jz .skipblock%1
  518. mov r0d, [r6+%1*4]
  519. add r0, r5
  520. call h264_idct8_add1_10 %+ SUFFIX
  521. .skipblock%1:
  522. %if %1<12
  523. add r1, 256
  524. %endif
  525. %endmacro
  526. %macro IDCT8_ADD4 0
  527. cglobal h264_idct8_add4_10, 0,7,16
  528. movsxdifnidn r3, r3d
  529. %assign pad 16-gprsize-(stack_offset&15)
  530. SUB rsp, pad
  531. mov r5, r0mp
  532. mov r6, r1mp
  533. mov r1, r2mp
  534. mov r2d, r3m
  535. movifnidn r4, r4mp
  536. IDCT8_ADD4_OP 0, 4+1*8
  537. IDCT8_ADD4_OP 4, 6+1*8
  538. IDCT8_ADD4_OP 8, 4+3*8
  539. IDCT8_ADD4_OP 12, 6+3*8
  540. ADD rsp, pad
  541. RET
  542. %endmacro ; IDCT8_ADD4
  543. INIT_XMM sse2
  544. IDCT8_ADD4
  545. INIT_XMM avx
  546. IDCT8_ADD4