You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

203 lines
6.9KB

  1. /*
  2. * CPU detection code, extracted from mmx.h
  3. * (c)1997-99 by H. Dietz and R. Fisher
  4. * Converted to C and improved by Fabrice Bellard.
  5. *
  6. * This file is part of Libav.
  7. *
  8. * Libav is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU Lesser General Public
  10. * License as published by the Free Software Foundation; either
  11. * version 2.1 of the License, or (at your option) any later version.
  12. *
  13. * Libav is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * Lesser General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU Lesser General Public
  19. * License along with Libav; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  21. */
  22. #include <stdlib.h>
  23. #include <string.h>
  24. #include "libavutil/x86/asm.h"
  25. #include "libavutil/x86/cpu.h"
  26. #include "libavutil/cpu.h"
  27. #include "libavutil/cpu_internal.h"
  28. #if HAVE_YASM
  29. #define cpuid(index, eax, ebx, ecx, edx) \
  30. ff_cpu_cpuid(index, &eax, &ebx, &ecx, &edx)
  31. #define xgetbv(index, eax, edx) \
  32. ff_cpu_xgetbv(index, &eax, &edx)
  33. #elif HAVE_INLINE_ASM
  34. /* ebx saving is necessary for PIC. gcc seems unable to see it alone */
  35. #define cpuid(index, eax, ebx, ecx, edx) \
  36. __asm__ volatile ( \
  37. "mov %%"REG_b", %%"REG_S" \n\t" \
  38. "cpuid \n\t" \
  39. "xchg %%"REG_b", %%"REG_S \
  40. : "=a" (eax), "=S" (ebx), "=c" (ecx), "=d" (edx) \
  41. : "0" (index))
  42. #define xgetbv(index, eax, edx) \
  43. __asm__ (".byte 0x0f, 0x01, 0xd0" : "=a"(eax), "=d"(edx) : "c" (index))
  44. #define get_eflags(x) \
  45. __asm__ volatile ("pushfl \n" \
  46. "pop %0 \n" \
  47. : "=r"(x))
  48. #define set_eflags(x) \
  49. __asm__ volatile ("push %0 \n" \
  50. "popfl \n" \
  51. :: "r"(x))
  52. #endif /* HAVE_INLINE_ASM */
  53. #if ARCH_X86_64
  54. #define cpuid_test() 1
  55. #elif HAVE_YASM
  56. #define cpuid_test ff_cpu_cpuid_test
  57. #elif HAVE_INLINE_ASM
  58. static int cpuid_test(void)
  59. {
  60. x86_reg a, c;
  61. /* Check if CPUID is supported by attempting to toggle the ID bit in
  62. * the EFLAGS register. */
  63. get_eflags(a);
  64. set_eflags(a ^ 0x200000);
  65. get_eflags(c);
  66. return a != c;
  67. }
  68. #endif
  69. /* Function to test if multimedia instructions are supported... */
  70. int ff_get_cpu_flags_x86(void)
  71. {
  72. int rval = 0;
  73. #ifdef cpuid
  74. int eax, ebx, ecx, edx;
  75. int max_std_level, max_ext_level, std_caps = 0, ext_caps = 0;
  76. int family = 0, model = 0;
  77. union { int i[3]; char c[12]; } vendor;
  78. if (!cpuid_test())
  79. return 0; /* CPUID not supported */
  80. cpuid(0, max_std_level, vendor.i[0], vendor.i[2], vendor.i[1]);
  81. if (max_std_level >= 1) {
  82. cpuid(1, eax, ebx, ecx, std_caps);
  83. family = ((eax >> 8) & 0xf) + ((eax >> 20) & 0xff);
  84. model = ((eax >> 4) & 0xf) + ((eax >> 12) & 0xf0);
  85. if (std_caps & (1 << 15))
  86. rval |= AV_CPU_FLAG_CMOV;
  87. if (std_caps & (1 << 23))
  88. rval |= AV_CPU_FLAG_MMX;
  89. if (std_caps & (1 << 25))
  90. rval |= AV_CPU_FLAG_MMXEXT;
  91. #if HAVE_SSE
  92. if (std_caps & (1 << 25))
  93. rval |= AV_CPU_FLAG_SSE;
  94. if (std_caps & (1 << 26))
  95. rval |= AV_CPU_FLAG_SSE2;
  96. if (ecx & 1)
  97. rval |= AV_CPU_FLAG_SSE3;
  98. if (ecx & 0x00000200 )
  99. rval |= AV_CPU_FLAG_SSSE3;
  100. if (ecx & 0x00080000 )
  101. rval |= AV_CPU_FLAG_SSE4;
  102. if (ecx & 0x00100000 )
  103. rval |= AV_CPU_FLAG_SSE42;
  104. #if HAVE_AVX
  105. /* Check OXSAVE and AVX bits */
  106. if ((ecx & 0x18000000) == 0x18000000) {
  107. /* Check for OS support */
  108. xgetbv(0, eax, edx);
  109. if ((eax & 0x6) == 0x6)
  110. rval |= AV_CPU_FLAG_AVX;
  111. }
  112. #endif /* HAVE_AVX */
  113. #endif /* HAVE_SSE */
  114. }
  115. cpuid(0x80000000, max_ext_level, ebx, ecx, edx);
  116. if (max_ext_level >= 0x80000001) {
  117. cpuid(0x80000001, eax, ebx, ecx, ext_caps);
  118. if (ext_caps & (1U << 31))
  119. rval |= AV_CPU_FLAG_3DNOW;
  120. if (ext_caps & (1 << 30))
  121. rval |= AV_CPU_FLAG_3DNOWEXT;
  122. if (ext_caps & (1 << 23))
  123. rval |= AV_CPU_FLAG_MMX;
  124. if (ext_caps & (1 << 22))
  125. rval |= AV_CPU_FLAG_MMXEXT;
  126. /* Allow for selectively disabling SSE2 functions on AMD processors
  127. with SSE2 support but not SSE4a. This includes Athlon64, some
  128. Opteron, and some Sempron processors. MMX, SSE, or 3DNow! are faster
  129. than SSE2 often enough to utilize this special-case flag.
  130. AV_CPU_FLAG_SSE2 and AV_CPU_FLAG_SSE2SLOW are both set in this case
  131. so that SSE2 is used unless explicitly disabled by checking
  132. AV_CPU_FLAG_SSE2SLOW. */
  133. if (!strncmp(vendor.c, "AuthenticAMD", 12) &&
  134. rval & AV_CPU_FLAG_SSE2 && !(ecx & 0x00000040)) {
  135. rval |= AV_CPU_FLAG_SSE2SLOW;
  136. }
  137. /* XOP and FMA4 use the AVX instruction coding scheme, so they can't be
  138. * used unless the OS has AVX support. */
  139. if (rval & AV_CPU_FLAG_AVX) {
  140. if (ecx & 0x00000800)
  141. rval |= AV_CPU_FLAG_XOP;
  142. if (ecx & 0x00010000)
  143. rval |= AV_CPU_FLAG_FMA4;
  144. }
  145. }
  146. if (!strncmp(vendor.c, "GenuineIntel", 12)) {
  147. if (family == 6 && (model == 9 || model == 13 || model == 14)) {
  148. /* 6/9 (pentium-m "banias"), 6/13 (pentium-m "dothan"), and
  149. * 6/14 (core1 "yonah") theoretically support sse2, but it's
  150. * usually slower than mmx, so let's just pretend they don't.
  151. * AV_CPU_FLAG_SSE2 is disabled and AV_CPU_FLAG_SSE2SLOW is
  152. * enabled so that SSE2 is not used unless explicitly enabled
  153. * by checking AV_CPU_FLAG_SSE2SLOW. The same situation
  154. * applies for AV_CPU_FLAG_SSE3 and AV_CPU_FLAG_SSE3SLOW. */
  155. if (rval & AV_CPU_FLAG_SSE2)
  156. rval ^= AV_CPU_FLAG_SSE2SLOW | AV_CPU_FLAG_SSE2;
  157. if (rval & AV_CPU_FLAG_SSE3)
  158. rval ^= AV_CPU_FLAG_SSE3SLOW | AV_CPU_FLAG_SSE3;
  159. }
  160. /* The Atom processor has SSSE3 support, which is useful in many cases,
  161. * but sometimes the SSSE3 version is slower than the SSE2 equivalent
  162. * on the Atom, but is generally faster on other processors supporting
  163. * SSSE3. This flag allows for selectively disabling certain SSSE3
  164. * functions on the Atom. */
  165. if (family == 6 && model == 28)
  166. rval |= AV_CPU_FLAG_ATOM;
  167. }
  168. #endif /* cpuid */
  169. return rval;
  170. }