You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

531 lines
13KB

  1. ;*****************************************************************************
  2. ;* MMX/SSE2/AVX-optimized 10-bit H.264 iDCT code
  3. ;*****************************************************************************
  4. ;* Copyright (C) 2005-2011 x264 project
  5. ;*
  6. ;* Authors: Daniel Kang <daniel.d.kang@gmail.com>
  7. ;*
  8. ;* This file is part of Libav.
  9. ;*
  10. ;* Libav is free software; you can redistribute it and/or
  11. ;* modify it under the terms of the GNU Lesser General Public
  12. ;* License as published by the Free Software Foundation; either
  13. ;* version 2.1 of the License, or (at your option) any later version.
  14. ;*
  15. ;* Libav is distributed in the hope that it will be useful,
  16. ;* but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. ;* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. ;* Lesser General Public License for more details.
  19. ;*
  20. ;* You should have received a copy of the GNU Lesser General Public
  21. ;* License along with Libav; if not, write to the Free Software
  22. ;* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  23. ;******************************************************************************
  24. %include "libavutil/x86/x86util.asm"
  25. SECTION_RODATA
  26. pw_pixel_max: times 8 dw ((1 << 10)-1)
  27. pd_32: times 4 dd 32
  28. SECTION .text
  29. ;-----------------------------------------------------------------------------
  30. ; void h264_idct_add(pixel *dst, dctcoef *block, int stride)
  31. ;-----------------------------------------------------------------------------
  32. %macro STORE_DIFFx2 6
  33. psrad %1, 6
  34. psrad %2, 6
  35. packssdw %1, %2
  36. movq %3, [%5]
  37. movhps %3, [%5+%6]
  38. paddsw %1, %3
  39. CLIPW %1, %4, [pw_pixel_max]
  40. movq [%5], %1
  41. movhps [%5+%6], %1
  42. %endmacro
  43. %macro STORE_DIFF16 5
  44. psrad %1, 6
  45. psrad %2, 6
  46. packssdw %1, %2
  47. paddsw %1, [%5]
  48. CLIPW %1, %3, %4
  49. mova [%5], %1
  50. %endmacro
  51. ;dst, in, stride
  52. %macro IDCT4_ADD_10 3
  53. mova m0, [%2+ 0]
  54. mova m1, [%2+16]
  55. mova m2, [%2+32]
  56. mova m3, [%2+48]
  57. IDCT4_1D d,0,1,2,3,4,5
  58. TRANSPOSE4x4D 0,1,2,3,4
  59. paddd m0, [pd_32]
  60. IDCT4_1D d,0,1,2,3,4,5
  61. pxor m5, m5
  62. STORE_DIFFx2 m0, m1, m4, m5, %1, %3
  63. lea %1, [%1+%3*2]
  64. STORE_DIFFx2 m2, m3, m4, m5, %1, %3
  65. %endmacro
  66. %macro IDCT_ADD_10 0
  67. cglobal h264_idct_add_10, 3,3
  68. IDCT4_ADD_10 r0, r1, r2
  69. RET
  70. %endmacro
  71. INIT_XMM sse2
  72. IDCT_ADD_10
  73. INIT_XMM avx
  74. IDCT_ADD_10
  75. ;-----------------------------------------------------------------------------
  76. ; h264_idct_add16(pixel *dst, const int *block_offset, dctcoef *block, int stride, const uint8_t nnzc[6*8])
  77. ;-----------------------------------------------------------------------------
  78. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  79. %macro ADD4x4IDCT 0
  80. add4x4_idct %+ SUFFIX:
  81. add r5, r0
  82. mova m0, [r2+ 0]
  83. mova m1, [r2+16]
  84. mova m2, [r2+32]
  85. mova m3, [r2+48]
  86. IDCT4_1D d,0,1,2,3,4,5
  87. TRANSPOSE4x4D 0,1,2,3,4
  88. paddd m0, [pd_32]
  89. IDCT4_1D d,0,1,2,3,4,5
  90. pxor m5, m5
  91. STORE_DIFFx2 m0, m1, m4, m5, r5, r3
  92. lea r5, [r5+r3*2]
  93. STORE_DIFFx2 m2, m3, m4, m5, r5, r3
  94. ret
  95. %endmacro
  96. INIT_XMM sse2
  97. ALIGN 16
  98. ADD4x4IDCT
  99. INIT_XMM avx
  100. ALIGN 16
  101. ADD4x4IDCT
  102. %macro ADD16_OP 2
  103. cmp byte [r4+%2], 0
  104. jz .skipblock%1
  105. mov r5d, [r1+%1*4]
  106. call add4x4_idct %+ SUFFIX
  107. .skipblock%1:
  108. %if %1<15
  109. add r2, 64
  110. %endif
  111. %endmacro
  112. %macro IDCT_ADD16_10 0
  113. cglobal h264_idct_add16_10, 5,6
  114. ADD16_OP 0, 4+1*8
  115. ADD16_OP 1, 5+1*8
  116. ADD16_OP 2, 4+2*8
  117. ADD16_OP 3, 5+2*8
  118. ADD16_OP 4, 6+1*8
  119. ADD16_OP 5, 7+1*8
  120. ADD16_OP 6, 6+2*8
  121. ADD16_OP 7, 7+2*8
  122. ADD16_OP 8, 4+3*8
  123. ADD16_OP 9, 5+3*8
  124. ADD16_OP 10, 4+4*8
  125. ADD16_OP 11, 5+4*8
  126. ADD16_OP 12, 6+3*8
  127. ADD16_OP 13, 7+3*8
  128. ADD16_OP 14, 6+4*8
  129. ADD16_OP 15, 7+4*8
  130. REP_RET
  131. %endmacro
  132. INIT_XMM sse2
  133. IDCT_ADD16_10
  134. INIT_XMM avx
  135. IDCT_ADD16_10
  136. ;-----------------------------------------------------------------------------
  137. ; void h264_idct_dc_add(pixel *dst, dctcoef *block, int stride)
  138. ;-----------------------------------------------------------------------------
  139. %macro IDCT_DC_ADD_OP_10 3
  140. pxor m5, m5
  141. %if avx_enabled
  142. paddw m1, m0, [%1+0 ]
  143. paddw m2, m0, [%1+%2 ]
  144. paddw m3, m0, [%1+%2*2]
  145. paddw m4, m0, [%1+%3 ]
  146. %else
  147. mova m1, [%1+0 ]
  148. mova m2, [%1+%2 ]
  149. mova m3, [%1+%2*2]
  150. mova m4, [%1+%3 ]
  151. paddw m1, m0
  152. paddw m2, m0
  153. paddw m3, m0
  154. paddw m4, m0
  155. %endif
  156. CLIPW m1, m5, m6
  157. CLIPW m2, m5, m6
  158. CLIPW m3, m5, m6
  159. CLIPW m4, m5, m6
  160. mova [%1+0 ], m1
  161. mova [%1+%2 ], m2
  162. mova [%1+%2*2], m3
  163. mova [%1+%3 ], m4
  164. %endmacro
  165. INIT_MMX mmxext
  166. cglobal h264_idct_dc_add_10,3,3
  167. movd m0, [r1]
  168. paddd m0, [pd_32]
  169. psrad m0, 6
  170. lea r1, [r2*3]
  171. pshufw m0, m0, 0
  172. mova m6, [pw_pixel_max]
  173. IDCT_DC_ADD_OP_10 r0, r2, r1
  174. RET
  175. ;-----------------------------------------------------------------------------
  176. ; void h264_idct8_dc_add(pixel *dst, dctcoef *block, int stride)
  177. ;-----------------------------------------------------------------------------
  178. %macro IDCT8_DC_ADD 0
  179. cglobal h264_idct8_dc_add_10,3,3,7
  180. mov r1d, [r1]
  181. add r1, 32
  182. sar r1, 6
  183. movd m0, r1d
  184. lea r1, [r2*3]
  185. SPLATW m0, m0, 0
  186. mova m6, [pw_pixel_max]
  187. IDCT_DC_ADD_OP_10 r0, r2, r1
  188. lea r0, [r0+r2*4]
  189. IDCT_DC_ADD_OP_10 r0, r2, r1
  190. RET
  191. %endmacro
  192. INIT_XMM sse2
  193. IDCT8_DC_ADD
  194. INIT_XMM avx
  195. IDCT8_DC_ADD
  196. ;-----------------------------------------------------------------------------
  197. ; h264_idct_add16intra(pixel *dst, const int *block_offset, dctcoef *block, int stride, const uint8_t nnzc[6*8])
  198. ;-----------------------------------------------------------------------------
  199. %macro AC 1
  200. .ac%1:
  201. mov r5d, [r1+(%1+0)*4]
  202. call add4x4_idct %+ SUFFIX
  203. mov r5d, [r1+(%1+1)*4]
  204. add r2, 64
  205. call add4x4_idct %+ SUFFIX
  206. add r2, 64
  207. jmp .skipadd%1
  208. %endmacro
  209. %assign last_block 16
  210. %macro ADD16_OP_INTRA 2
  211. cmp word [r4+%2], 0
  212. jnz .ac%1
  213. mov r5d, [r2+ 0]
  214. or r5d, [r2+64]
  215. jz .skipblock%1
  216. mov r5d, [r1+(%1+0)*4]
  217. call idct_dc_add %+ SUFFIX
  218. .skipblock%1:
  219. %if %1<last_block-2
  220. add r2, 128
  221. %endif
  222. .skipadd%1:
  223. %endmacro
  224. %macro IDCT_ADD16INTRA_10 0
  225. idct_dc_add %+ SUFFIX:
  226. add r5, r0
  227. movq m0, [r2+ 0]
  228. movhps m0, [r2+64]
  229. paddd m0, [pd_32]
  230. psrad m0, 6
  231. pshufhw m0, m0, 0
  232. pshuflw m0, m0, 0
  233. lea r6, [r3*3]
  234. mova m6, [pw_pixel_max]
  235. IDCT_DC_ADD_OP_10 r5, r3, r6
  236. ret
  237. cglobal h264_idct_add16intra_10,5,7,8
  238. ADD16_OP_INTRA 0, 4+1*8
  239. ADD16_OP_INTRA 2, 4+2*8
  240. ADD16_OP_INTRA 4, 6+1*8
  241. ADD16_OP_INTRA 6, 6+2*8
  242. ADD16_OP_INTRA 8, 4+3*8
  243. ADD16_OP_INTRA 10, 4+4*8
  244. ADD16_OP_INTRA 12, 6+3*8
  245. ADD16_OP_INTRA 14, 6+4*8
  246. REP_RET
  247. AC 8
  248. AC 10
  249. AC 12
  250. AC 14
  251. AC 0
  252. AC 2
  253. AC 4
  254. AC 6
  255. %endmacro
  256. INIT_XMM sse2
  257. IDCT_ADD16INTRA_10
  258. INIT_XMM avx
  259. IDCT_ADD16INTRA_10
  260. %assign last_block 36
  261. ;-----------------------------------------------------------------------------
  262. ; h264_idct_add8(pixel **dst, const int *block_offset, dctcoef *block, int stride, const uint8_t nnzc[6*8])
  263. ;-----------------------------------------------------------------------------
  264. %macro IDCT_ADD8 0
  265. cglobal h264_idct_add8_10,5,8,7
  266. %if ARCH_X86_64
  267. mov r7, r0
  268. %endif
  269. add r2, 1024
  270. mov r0, [r0]
  271. ADD16_OP_INTRA 16, 4+ 6*8
  272. ADD16_OP_INTRA 18, 4+ 7*8
  273. add r2, 1024-128*2
  274. %if ARCH_X86_64
  275. mov r0, [r7+gprsize]
  276. %else
  277. mov r0, r0m
  278. mov r0, [r0+gprsize]
  279. %endif
  280. ADD16_OP_INTRA 32, 4+11*8
  281. ADD16_OP_INTRA 34, 4+12*8
  282. REP_RET
  283. AC 16
  284. AC 18
  285. AC 32
  286. AC 34
  287. %endmacro ; IDCT_ADD8
  288. INIT_XMM sse2
  289. IDCT_ADD8
  290. INIT_XMM avx
  291. IDCT_ADD8
  292. ;-----------------------------------------------------------------------------
  293. ; void h264_idct8_add(pixel *dst, dctcoef *block, int stride)
  294. ;-----------------------------------------------------------------------------
  295. %macro IDCT8_1D 2
  296. SWAP 0, 1
  297. psrad m4, m5, 1
  298. psrad m1, m0, 1
  299. paddd m4, m5
  300. paddd m1, m0
  301. paddd m4, m7
  302. paddd m1, m5
  303. psubd m4, m0
  304. paddd m1, m3
  305. psubd m0, m3
  306. psubd m5, m3
  307. paddd m0, m7
  308. psubd m5, m7
  309. psrad m3, 1
  310. psrad m7, 1
  311. psubd m0, m3
  312. psubd m5, m7
  313. SWAP 1, 7
  314. psrad m1, m7, 2
  315. psrad m3, m4, 2
  316. paddd m3, m0
  317. psrad m0, 2
  318. paddd m1, m5
  319. psrad m5, 2
  320. psubd m0, m4
  321. psubd m7, m5
  322. SWAP 5, 6
  323. psrad m4, m2, 1
  324. psrad m6, m5, 1
  325. psubd m4, m5
  326. paddd m6, m2
  327. mova m2, %1
  328. mova m5, %2
  329. SUMSUB_BA d, 5, 2
  330. SUMSUB_BA d, 6, 5
  331. SUMSUB_BA d, 4, 2
  332. SUMSUB_BA d, 7, 6
  333. SUMSUB_BA d, 0, 4
  334. SUMSUB_BA d, 3, 2
  335. SUMSUB_BA d, 1, 5
  336. SWAP 7, 6, 4, 5, 2, 3, 1, 0 ; 70315246 -> 01234567
  337. %endmacro
  338. %macro IDCT8_1D_FULL 1
  339. mova m7, [%1+112*2]
  340. mova m6, [%1+ 96*2]
  341. mova m5, [%1+ 80*2]
  342. mova m3, [%1+ 48*2]
  343. mova m2, [%1+ 32*2]
  344. mova m1, [%1+ 16*2]
  345. IDCT8_1D [%1], [%1+ 64*2]
  346. %endmacro
  347. ; %1=int16_t *block, %2=int16_t *dstblock
  348. %macro IDCT8_ADD_SSE_START 2
  349. IDCT8_1D_FULL %1
  350. %if ARCH_X86_64
  351. TRANSPOSE4x4D 0,1,2,3,8
  352. mova [%2 ], m0
  353. TRANSPOSE4x4D 4,5,6,7,8
  354. mova [%2+8*2], m4
  355. %else
  356. mova [%1], m7
  357. TRANSPOSE4x4D 0,1,2,3,7
  358. mova m7, [%1]
  359. mova [%2 ], m0
  360. mova [%2+16*2], m1
  361. mova [%2+32*2], m2
  362. mova [%2+48*2], m3
  363. TRANSPOSE4x4D 4,5,6,7,3
  364. mova [%2+ 8*2], m4
  365. mova [%2+24*2], m5
  366. mova [%2+40*2], m6
  367. mova [%2+56*2], m7
  368. %endif
  369. %endmacro
  370. ; %1=uint8_t *dst, %2=int16_t *block, %3=int stride
  371. %macro IDCT8_ADD_SSE_END 3
  372. IDCT8_1D_FULL %2
  373. mova [%2 ], m6
  374. mova [%2+16*2], m7
  375. pxor m7, m7
  376. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  377. lea %1, [%1+%3*2]
  378. STORE_DIFFx2 m2, m3, m6, m7, %1, %3
  379. mova m0, [%2 ]
  380. mova m1, [%2+16*2]
  381. lea %1, [%1+%3*2]
  382. STORE_DIFFx2 m4, m5, m6, m7, %1, %3
  383. lea %1, [%1+%3*2]
  384. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  385. %endmacro
  386. %macro IDCT8_ADD 0
  387. cglobal h264_idct8_add_10, 3,4,16
  388. %if UNIX64 == 0
  389. %assign pad 16-gprsize-(stack_offset&15)
  390. sub rsp, pad
  391. call h264_idct8_add1_10 %+ SUFFIX
  392. add rsp, pad
  393. RET
  394. %endif
  395. ALIGN 16
  396. ; TODO: does not need to use stack
  397. h264_idct8_add1_10 %+ SUFFIX:
  398. %assign pad 256+16-gprsize
  399. sub rsp, pad
  400. add dword [r1], 32
  401. %if ARCH_X86_64
  402. IDCT8_ADD_SSE_START r1, rsp
  403. SWAP 1, 9
  404. SWAP 2, 10
  405. SWAP 3, 11
  406. SWAP 5, 13
  407. SWAP 6, 14
  408. SWAP 7, 15
  409. IDCT8_ADD_SSE_START r1+16, rsp+128
  410. PERMUTE 1,9, 2,10, 3,11, 5,1, 6,2, 7,3, 9,13, 10,14, 11,15, 13,5, 14,6, 15,7
  411. IDCT8_1D [rsp], [rsp+128]
  412. SWAP 0, 8
  413. SWAP 1, 9
  414. SWAP 2, 10
  415. SWAP 3, 11
  416. SWAP 4, 12
  417. SWAP 5, 13
  418. SWAP 6, 14
  419. SWAP 7, 15
  420. IDCT8_1D [rsp+16], [rsp+144]
  421. psrad m8, 6
  422. psrad m0, 6
  423. packssdw m8, m0
  424. paddsw m8, [r0]
  425. pxor m0, m0
  426. CLIPW m8, m0, [pw_pixel_max]
  427. mova [r0], m8
  428. mova m8, [pw_pixel_max]
  429. STORE_DIFF16 m9, m1, m0, m8, r0+r2
  430. lea r0, [r0+r2*2]
  431. STORE_DIFF16 m10, m2, m0, m8, r0
  432. STORE_DIFF16 m11, m3, m0, m8, r0+r2
  433. lea r0, [r0+r2*2]
  434. STORE_DIFF16 m12, m4, m0, m8, r0
  435. STORE_DIFF16 m13, m5, m0, m8, r0+r2
  436. lea r0, [r0+r2*2]
  437. STORE_DIFF16 m14, m6, m0, m8, r0
  438. STORE_DIFF16 m15, m7, m0, m8, r0+r2
  439. %else
  440. IDCT8_ADD_SSE_START r1, rsp
  441. IDCT8_ADD_SSE_START r1+16, rsp+128
  442. lea r3, [r0+8]
  443. IDCT8_ADD_SSE_END r0, rsp, r2
  444. IDCT8_ADD_SSE_END r3, rsp+16, r2
  445. %endif ; ARCH_X86_64
  446. add rsp, pad
  447. ret
  448. %endmacro
  449. INIT_XMM sse2
  450. IDCT8_ADD
  451. INIT_XMM avx
  452. IDCT8_ADD
  453. ;-----------------------------------------------------------------------------
  454. ; h264_idct8_add4(pixel **dst, const int *block_offset, dctcoef *block, int stride, const uint8_t nnzc[6*8])
  455. ;-----------------------------------------------------------------------------
  456. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  457. %macro IDCT8_ADD4_OP 2
  458. cmp byte [r4+%2], 0
  459. jz .skipblock%1
  460. mov r0d, [r6+%1*4]
  461. add r0, r5
  462. call h264_idct8_add1_10 %+ SUFFIX
  463. .skipblock%1:
  464. %if %1<12
  465. add r1, 256
  466. %endif
  467. %endmacro
  468. %macro IDCT8_ADD4 0
  469. cglobal h264_idct8_add4_10, 0,7,16
  470. %assign pad 16-gprsize-(stack_offset&15)
  471. SUB rsp, pad
  472. mov r5, r0mp
  473. mov r6, r1mp
  474. mov r1, r2mp
  475. mov r2d, r3m
  476. movifnidn r4, r4mp
  477. IDCT8_ADD4_OP 0, 4+1*8
  478. IDCT8_ADD4_OP 4, 6+1*8
  479. IDCT8_ADD4_OP 8, 4+3*8
  480. IDCT8_ADD4_OP 12, 6+3*8
  481. ADD rsp, pad
  482. RET
  483. %endmacro ; IDCT8_ADD4
  484. INIT_XMM sse2
  485. IDCT8_ADD4
  486. INIT_XMM avx
  487. IDCT8_ADD4