You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

582 lines
14KB

  1. ;*****************************************************************************
  2. ;* MMX/SSE2/AVX-optimized 10-bit H.264 iDCT code
  3. ;*****************************************************************************
  4. ;* Copyright (C) 2005-2011 x264 project
  5. ;*
  6. ;* Authors: Daniel Kang <daniel.d.kang@gmail.com>
  7. ;*
  8. ;* This file is part of Libav.
  9. ;*
  10. ;* Libav is free software; you can redistribute it and/or
  11. ;* modify it under the terms of the GNU Lesser General Public
  12. ;* License as published by the Free Software Foundation; either
  13. ;* version 2.1 of the License, or (at your option) any later version.
  14. ;*
  15. ;* Libav is distributed in the hope that it will be useful,
  16. ;* but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. ;* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. ;* Lesser General Public License for more details.
  19. ;*
  20. ;* You should have received a copy of the GNU Lesser General Public
  21. ;* License along with Libav; if not, write to the Free Software
  22. ;* Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA
  23. ;******************************************************************************
  24. %include "libavutil/x86/x86util.asm"
  25. SECTION_RODATA
  26. pw_pixel_max: times 8 dw ((1 << 10)-1)
  27. pd_32: times 4 dd 32
  28. SECTION .text
  29. ;-----------------------------------------------------------------------------
  30. ; void ff_h264_idct_add_10(pixel *dst, int16_t *block, int stride)
  31. ;-----------------------------------------------------------------------------
  32. %macro STORE_DIFFx2 6
  33. psrad %1, 6
  34. psrad %2, 6
  35. packssdw %1, %2
  36. movq %3, [%5]
  37. movhps %3, [%5+%6]
  38. paddsw %1, %3
  39. CLIPW %1, %4, [pw_pixel_max]
  40. movq [%5], %1
  41. movhps [%5+%6], %1
  42. %endmacro
  43. %macro STORE_DIFF16 5
  44. psrad %1, 6
  45. psrad %2, 6
  46. packssdw %1, %2
  47. paddsw %1, [%5]
  48. CLIPW %1, %3, %4
  49. mova [%5], %1
  50. %endmacro
  51. ;dst, in, stride
  52. %macro IDCT4_ADD_10 3
  53. mova m0, [%2+ 0]
  54. mova m1, [%2+16]
  55. mova m2, [%2+32]
  56. mova m3, [%2+48]
  57. IDCT4_1D d,0,1,2,3,4,5
  58. TRANSPOSE4x4D 0,1,2,3,4
  59. paddd m0, [pd_32]
  60. IDCT4_1D d,0,1,2,3,4,5
  61. pxor m5, m5
  62. mova [%2+ 0], m5
  63. mova [%2+16], m5
  64. mova [%2+32], m5
  65. mova [%2+48], m5
  66. STORE_DIFFx2 m0, m1, m4, m5, %1, %3
  67. lea %1, [%1+%3*2]
  68. STORE_DIFFx2 m2, m3, m4, m5, %1, %3
  69. %endmacro
  70. %macro IDCT_ADD_10 0
  71. cglobal h264_idct_add_10, 3,3
  72. IDCT4_ADD_10 r0, r1, r2
  73. RET
  74. %endmacro
  75. INIT_XMM sse2
  76. IDCT_ADD_10
  77. INIT_XMM avx
  78. IDCT_ADD_10
  79. ;-----------------------------------------------------------------------------
  80. ; void ff_h264_idct_add16_10(pixel *dst, const int *block_offset,
  81. ; int16_t *block, int stride,
  82. ; const uint8_t nnzc[6*8])
  83. ;-----------------------------------------------------------------------------
  84. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  85. %macro ADD4x4IDCT 0
  86. add4x4_idct %+ SUFFIX:
  87. add r5, r0
  88. mova m0, [r2+ 0]
  89. mova m1, [r2+16]
  90. mova m2, [r2+32]
  91. mova m3, [r2+48]
  92. IDCT4_1D d,0,1,2,3,4,5
  93. TRANSPOSE4x4D 0,1,2,3,4
  94. paddd m0, [pd_32]
  95. IDCT4_1D d,0,1,2,3,4,5
  96. pxor m5, m5
  97. mova [r2+ 0], m5
  98. mova [r2+16], m5
  99. mova [r2+32], m5
  100. mova [r2+48], m5
  101. STORE_DIFFx2 m0, m1, m4, m5, r5, r3
  102. lea r5, [r5+r3*2]
  103. STORE_DIFFx2 m2, m3, m4, m5, r5, r3
  104. ret
  105. %endmacro
  106. INIT_XMM sse2
  107. ALIGN 16
  108. ADD4x4IDCT
  109. INIT_XMM avx
  110. ALIGN 16
  111. ADD4x4IDCT
  112. %macro ADD16_OP 2
  113. cmp byte [r4+%2], 0
  114. jz .skipblock%1
  115. mov r5d, [r1+%1*4]
  116. call add4x4_idct %+ SUFFIX
  117. .skipblock%1:
  118. %if %1<15
  119. add r2, 64
  120. %endif
  121. %endmacro
  122. %macro IDCT_ADD16_10 0
  123. cglobal h264_idct_add16_10, 5,6
  124. ADD16_OP 0, 4+1*8
  125. ADD16_OP 1, 5+1*8
  126. ADD16_OP 2, 4+2*8
  127. ADD16_OP 3, 5+2*8
  128. ADD16_OP 4, 6+1*8
  129. ADD16_OP 5, 7+1*8
  130. ADD16_OP 6, 6+2*8
  131. ADD16_OP 7, 7+2*8
  132. ADD16_OP 8, 4+3*8
  133. ADD16_OP 9, 5+3*8
  134. ADD16_OP 10, 4+4*8
  135. ADD16_OP 11, 5+4*8
  136. ADD16_OP 12, 6+3*8
  137. ADD16_OP 13, 7+3*8
  138. ADD16_OP 14, 6+4*8
  139. ADD16_OP 15, 7+4*8
  140. REP_RET
  141. %endmacro
  142. INIT_XMM sse2
  143. IDCT_ADD16_10
  144. INIT_XMM avx
  145. IDCT_ADD16_10
  146. ;-----------------------------------------------------------------------------
  147. ; void ff_h264_idct_dc_add_10(pixel *dst, int16_t *block, int stride)
  148. ;-----------------------------------------------------------------------------
  149. %macro IDCT_DC_ADD_OP_10 3
  150. pxor m5, m5
  151. %if avx_enabled
  152. paddw m1, m0, [%1+0 ]
  153. paddw m2, m0, [%1+%2 ]
  154. paddw m3, m0, [%1+%2*2]
  155. paddw m4, m0, [%1+%3 ]
  156. %else
  157. mova m1, [%1+0 ]
  158. mova m2, [%1+%2 ]
  159. mova m3, [%1+%2*2]
  160. mova m4, [%1+%3 ]
  161. paddw m1, m0
  162. paddw m2, m0
  163. paddw m3, m0
  164. paddw m4, m0
  165. %endif
  166. CLIPW m1, m5, m6
  167. CLIPW m2, m5, m6
  168. CLIPW m3, m5, m6
  169. CLIPW m4, m5, m6
  170. mova [%1+0 ], m1
  171. mova [%1+%2 ], m2
  172. mova [%1+%2*2], m3
  173. mova [%1+%3 ], m4
  174. %endmacro
  175. INIT_MMX mmxext
  176. cglobal h264_idct_dc_add_10,3,3
  177. movd m0, [r1]
  178. mov dword [r1], 0
  179. paddd m0, [pd_32]
  180. psrad m0, 6
  181. lea r1, [r2*3]
  182. pshufw m0, m0, 0
  183. mova m6, [pw_pixel_max]
  184. IDCT_DC_ADD_OP_10 r0, r2, r1
  185. RET
  186. ;-----------------------------------------------------------------------------
  187. ; void ff_h264_idct8_dc_add_10(pixel *dst, int16_t *block, int stride)
  188. ;-----------------------------------------------------------------------------
  189. %macro IDCT8_DC_ADD 0
  190. cglobal h264_idct8_dc_add_10,3,4,7
  191. movd m0, [r1]
  192. mov dword[r1], 0
  193. paddd m0, [pd_32]
  194. psrad m0, 6
  195. lea r1, [r2*3]
  196. SPLATW m0, m0, 0
  197. mova m6, [pw_pixel_max]
  198. IDCT_DC_ADD_OP_10 r0, r2, r1
  199. lea r0, [r0+r2*4]
  200. IDCT_DC_ADD_OP_10 r0, r2, r1
  201. RET
  202. %endmacro
  203. INIT_XMM sse2
  204. IDCT8_DC_ADD
  205. INIT_XMM avx
  206. IDCT8_DC_ADD
  207. ;-----------------------------------------------------------------------------
  208. ; void ff_h264_idct_add16intra_10(pixel *dst, const int *block_offset,
  209. ; int16_t *block, int stride,
  210. ; const uint8_t nnzc[6*8])
  211. ;-----------------------------------------------------------------------------
  212. %macro AC 1
  213. .ac%1:
  214. mov r5d, [r1+(%1+0)*4]
  215. call add4x4_idct %+ SUFFIX
  216. mov r5d, [r1+(%1+1)*4]
  217. add r2, 64
  218. call add4x4_idct %+ SUFFIX
  219. add r2, 64
  220. jmp .skipadd%1
  221. %endmacro
  222. %assign last_block 16
  223. %macro ADD16_OP_INTRA 2
  224. cmp word [r4+%2], 0
  225. jnz .ac%1
  226. mov r5d, [r2+ 0]
  227. or r5d, [r2+64]
  228. jz .skipblock%1
  229. mov r5d, [r1+(%1+0)*4]
  230. call idct_dc_add %+ SUFFIX
  231. .skipblock%1:
  232. %if %1<last_block-2
  233. add r2, 128
  234. %endif
  235. .skipadd%1:
  236. %endmacro
  237. %macro IDCT_ADD16INTRA_10 0
  238. idct_dc_add %+ SUFFIX:
  239. add r5, r0
  240. movq m0, [r2+ 0]
  241. movhps m0, [r2+64]
  242. mov dword [r2+ 0], 0
  243. mov dword [r2+64], 0
  244. paddd m0, [pd_32]
  245. psrad m0, 6
  246. pshufhw m0, m0, 0
  247. pshuflw m0, m0, 0
  248. lea r6, [r3*3]
  249. mova m6, [pw_pixel_max]
  250. IDCT_DC_ADD_OP_10 r5, r3, r6
  251. ret
  252. cglobal h264_idct_add16intra_10,5,7,8
  253. ADD16_OP_INTRA 0, 4+1*8
  254. ADD16_OP_INTRA 2, 4+2*8
  255. ADD16_OP_INTRA 4, 6+1*8
  256. ADD16_OP_INTRA 6, 6+2*8
  257. ADD16_OP_INTRA 8, 4+3*8
  258. ADD16_OP_INTRA 10, 4+4*8
  259. ADD16_OP_INTRA 12, 6+3*8
  260. ADD16_OP_INTRA 14, 6+4*8
  261. REP_RET
  262. AC 8
  263. AC 10
  264. AC 12
  265. AC 14
  266. AC 0
  267. AC 2
  268. AC 4
  269. AC 6
  270. %endmacro
  271. INIT_XMM sse2
  272. IDCT_ADD16INTRA_10
  273. INIT_XMM avx
  274. IDCT_ADD16INTRA_10
  275. %assign last_block 36
  276. ;-----------------------------------------------------------------------------
  277. ; void ff_h264_idct_add8_10(pixel **dst, const int *block_offset,
  278. ; int16_t *block, int stride,
  279. ; const uint8_t nnzc[6*8])
  280. ;-----------------------------------------------------------------------------
  281. %macro IDCT_ADD8 0
  282. cglobal h264_idct_add8_10,5,8,7
  283. %if ARCH_X86_64
  284. mov r7, r0
  285. %endif
  286. add r2, 1024
  287. mov r0, [r0]
  288. ADD16_OP_INTRA 16, 4+ 6*8
  289. ADD16_OP_INTRA 18, 4+ 7*8
  290. add r2, 1024-128*2
  291. %if ARCH_X86_64
  292. mov r0, [r7+gprsize]
  293. %else
  294. mov r0, r0m
  295. mov r0, [r0+gprsize]
  296. %endif
  297. ADD16_OP_INTRA 32, 4+11*8
  298. ADD16_OP_INTRA 34, 4+12*8
  299. REP_RET
  300. AC 16
  301. AC 18
  302. AC 32
  303. AC 34
  304. %endmacro ; IDCT_ADD8
  305. INIT_XMM sse2
  306. IDCT_ADD8
  307. INIT_XMM avx
  308. IDCT_ADD8
  309. ;-----------------------------------------------------------------------------
  310. ; void ff_h264_idct8_add_10(pixel *dst, int16_t *block, int stride)
  311. ;-----------------------------------------------------------------------------
  312. %macro IDCT8_1D 2
  313. SWAP 0, 1
  314. psrad m4, m5, 1
  315. psrad m1, m0, 1
  316. paddd m4, m5
  317. paddd m1, m0
  318. paddd m4, m7
  319. paddd m1, m5
  320. psubd m4, m0
  321. paddd m1, m3
  322. psubd m0, m3
  323. psubd m5, m3
  324. paddd m0, m7
  325. psubd m5, m7
  326. psrad m3, 1
  327. psrad m7, 1
  328. psubd m0, m3
  329. psubd m5, m7
  330. SWAP 1, 7
  331. psrad m1, m7, 2
  332. psrad m3, m4, 2
  333. paddd m3, m0
  334. psrad m0, 2
  335. paddd m1, m5
  336. psrad m5, 2
  337. psubd m0, m4
  338. psubd m7, m5
  339. SWAP 5, 6
  340. psrad m4, m2, 1
  341. psrad m6, m5, 1
  342. psubd m4, m5
  343. paddd m6, m2
  344. mova m2, %1
  345. mova m5, %2
  346. SUMSUB_BA d, 5, 2
  347. SUMSUB_BA d, 6, 5
  348. SUMSUB_BA d, 4, 2
  349. SUMSUB_BA d, 7, 6
  350. SUMSUB_BA d, 0, 4
  351. SUMSUB_BA d, 3, 2
  352. SUMSUB_BA d, 1, 5
  353. SWAP 7, 6, 4, 5, 2, 3, 1, 0 ; 70315246 -> 01234567
  354. %endmacro
  355. %macro IDCT8_1D_FULL 1
  356. mova m7, [%1+112*2]
  357. mova m6, [%1+ 96*2]
  358. mova m5, [%1+ 80*2]
  359. mova m3, [%1+ 48*2]
  360. mova m2, [%1+ 32*2]
  361. mova m1, [%1+ 16*2]
  362. IDCT8_1D [%1], [%1+ 64*2]
  363. %endmacro
  364. ; %1=int16_t *block, %2=int16_t *dstblock
  365. %macro IDCT8_ADD_SSE_START 2
  366. IDCT8_1D_FULL %1
  367. %if ARCH_X86_64
  368. TRANSPOSE4x4D 0,1,2,3,8
  369. mova [%2 ], m0
  370. TRANSPOSE4x4D 4,5,6,7,8
  371. mova [%2+8*2], m4
  372. %else
  373. mova [%1], m7
  374. TRANSPOSE4x4D 0,1,2,3,7
  375. mova m7, [%1]
  376. mova [%2 ], m0
  377. mova [%2+16*2], m1
  378. mova [%2+32*2], m2
  379. mova [%2+48*2], m3
  380. TRANSPOSE4x4D 4,5,6,7,3
  381. mova [%2+ 8*2], m4
  382. mova [%2+24*2], m5
  383. mova [%2+40*2], m6
  384. mova [%2+56*2], m7
  385. %endif
  386. %endmacro
  387. ; %1=uint8_t *dst, %2=int16_t *block, %3=int stride
  388. %macro IDCT8_ADD_SSE_END 3
  389. IDCT8_1D_FULL %2
  390. mova [%2 ], m6
  391. mova [%2+16*2], m7
  392. pxor m7, m7
  393. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  394. lea %1, [%1+%3*2]
  395. STORE_DIFFx2 m2, m3, m6, m7, %1, %3
  396. mova m0, [%2 ]
  397. mova m1, [%2+16*2]
  398. lea %1, [%1+%3*2]
  399. STORE_DIFFx2 m4, m5, m6, m7, %1, %3
  400. lea %1, [%1+%3*2]
  401. STORE_DIFFx2 m0, m1, m6, m7, %1, %3
  402. %endmacro
  403. %macro IDCT8_ADD 0
  404. cglobal h264_idct8_add_10, 3,4,16
  405. %if UNIX64 == 0
  406. %assign pad 16-gprsize-(stack_offset&15)
  407. sub rsp, pad
  408. call h264_idct8_add1_10 %+ SUFFIX
  409. add rsp, pad
  410. RET
  411. %endif
  412. ALIGN 16
  413. ; TODO: does not need to use stack
  414. h264_idct8_add1_10 %+ SUFFIX:
  415. %assign pad 256+16-gprsize
  416. sub rsp, pad
  417. add dword [r1], 32
  418. %if ARCH_X86_64
  419. IDCT8_ADD_SSE_START r1, rsp
  420. SWAP 1, 9
  421. SWAP 2, 10
  422. SWAP 3, 11
  423. SWAP 5, 13
  424. SWAP 6, 14
  425. SWAP 7, 15
  426. IDCT8_ADD_SSE_START r1+16, rsp+128
  427. PERMUTE 1,9, 2,10, 3,11, 5,1, 6,2, 7,3, 9,13, 10,14, 11,15, 13,5, 14,6, 15,7
  428. IDCT8_1D [rsp], [rsp+128]
  429. SWAP 0, 8
  430. SWAP 1, 9
  431. SWAP 2, 10
  432. SWAP 3, 11
  433. SWAP 4, 12
  434. SWAP 5, 13
  435. SWAP 6, 14
  436. SWAP 7, 15
  437. IDCT8_1D [rsp+16], [rsp+144]
  438. psrad m8, 6
  439. psrad m0, 6
  440. packssdw m8, m0
  441. paddsw m8, [r0]
  442. pxor m0, m0
  443. mova [r1+ 0], m0
  444. mova [r1+ 16], m0
  445. mova [r1+ 32], m0
  446. mova [r1+ 48], m0
  447. mova [r1+ 64], m0
  448. mova [r1+ 80], m0
  449. mova [r1+ 96], m0
  450. mova [r1+112], m0
  451. mova [r1+128], m0
  452. mova [r1+144], m0
  453. mova [r1+160], m0
  454. mova [r1+176], m0
  455. mova [r1+192], m0
  456. mova [r1+208], m0
  457. mova [r1+224], m0
  458. mova [r1+240], m0
  459. CLIPW m8, m0, [pw_pixel_max]
  460. mova [r0], m8
  461. mova m8, [pw_pixel_max]
  462. STORE_DIFF16 m9, m1, m0, m8, r0+r2
  463. lea r0, [r0+r2*2]
  464. STORE_DIFF16 m10, m2, m0, m8, r0
  465. STORE_DIFF16 m11, m3, m0, m8, r0+r2
  466. lea r0, [r0+r2*2]
  467. STORE_DIFF16 m12, m4, m0, m8, r0
  468. STORE_DIFF16 m13, m5, m0, m8, r0+r2
  469. lea r0, [r0+r2*2]
  470. STORE_DIFF16 m14, m6, m0, m8, r0
  471. STORE_DIFF16 m15, m7, m0, m8, r0+r2
  472. %else
  473. IDCT8_ADD_SSE_START r1, rsp
  474. IDCT8_ADD_SSE_START r1+16, rsp+128
  475. lea r3, [r0+8]
  476. IDCT8_ADD_SSE_END r0, rsp, r2
  477. IDCT8_ADD_SSE_END r3, rsp+16, r2
  478. mova [r1+ 0], m7
  479. mova [r1+ 16], m7
  480. mova [r1+ 32], m7
  481. mova [r1+ 48], m7
  482. mova [r1+ 64], m7
  483. mova [r1+ 80], m7
  484. mova [r1+ 96], m7
  485. mova [r1+112], m7
  486. mova [r1+128], m7
  487. mova [r1+144], m7
  488. mova [r1+160], m7
  489. mova [r1+176], m7
  490. mova [r1+192], m7
  491. mova [r1+208], m7
  492. mova [r1+224], m7
  493. mova [r1+240], m7
  494. %endif ; ARCH_X86_64
  495. add rsp, pad
  496. ret
  497. %endmacro
  498. INIT_XMM sse2
  499. IDCT8_ADD
  500. INIT_XMM avx
  501. IDCT8_ADD
  502. ;-----------------------------------------------------------------------------
  503. ; void ff_h264_idct8_add4_10(pixel **dst, const int *block_offset,
  504. ; int16_t *block, int stride,
  505. ; const uint8_t nnzc[6*8])
  506. ;-----------------------------------------------------------------------------
  507. ;;;;;;; NO FATE SAMPLES TRIGGER THIS
  508. %macro IDCT8_ADD4_OP 2
  509. cmp byte [r4+%2], 0
  510. jz .skipblock%1
  511. mov r0d, [r6+%1*4]
  512. add r0, r5
  513. call h264_idct8_add1_10 %+ SUFFIX
  514. .skipblock%1:
  515. %if %1<12
  516. add r1, 256
  517. %endif
  518. %endmacro
  519. %macro IDCT8_ADD4 0
  520. cglobal h264_idct8_add4_10, 0,7,16
  521. %assign pad 16-gprsize-(stack_offset&15)
  522. SUB rsp, pad
  523. mov r5, r0mp
  524. mov r6, r1mp
  525. mov r1, r2mp
  526. mov r2d, r3m
  527. movifnidn r4, r4mp
  528. IDCT8_ADD4_OP 0, 4+1*8
  529. IDCT8_ADD4_OP 4, 6+1*8
  530. IDCT8_ADD4_OP 8, 4+3*8
  531. IDCT8_ADD4_OP 12, 6+3*8
  532. ADD rsp, pad
  533. RET
  534. %endmacro ; IDCT8_ADD4
  535. INIT_XMM sse2
  536. IDCT8_ADD4
  537. INIT_XMM avx
  538. IDCT8_ADD4